xref: /OK3568_Linux_fs/kernel/arch/mips/txx9/generic/setup_tx4939.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * TX4939 setup routines
3*4882a593Smuzhiyun  * Based on linux/arch/mips/txx9/generic/setup_tx4938.c,
4*4882a593Smuzhiyun  *	    and RBTX49xx patch from CELF patch archive.
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * 2003-2005 (c) MontaVista Software, Inc.
7*4882a593Smuzhiyun  * (C) Copyright TOSHIBA CORPORATION 2000-2001, 2004-2007
8*4882a593Smuzhiyun  *
9*4882a593Smuzhiyun  * This file is subject to the terms and conditions of the GNU General Public
10*4882a593Smuzhiyun  * License.  See the file "COPYING" in the main directory of this archive
11*4882a593Smuzhiyun  * for more details.
12*4882a593Smuzhiyun  */
13*4882a593Smuzhiyun #include <linux/init.h>
14*4882a593Smuzhiyun #include <linux/ioport.h>
15*4882a593Smuzhiyun #include <linux/delay.h>
16*4882a593Smuzhiyun #include <linux/netdevice.h>
17*4882a593Smuzhiyun #include <linux/notifier.h>
18*4882a593Smuzhiyun #include <linux/device.h>
19*4882a593Smuzhiyun #include <linux/ethtool.h>
20*4882a593Smuzhiyun #include <linux/param.h>
21*4882a593Smuzhiyun #include <linux/ptrace.h>
22*4882a593Smuzhiyun #include <linux/mtd/physmap.h>
23*4882a593Smuzhiyun #include <linux/platform_device.h>
24*4882a593Smuzhiyun #include <linux/platform_data/txx9/ndfmc.h>
25*4882a593Smuzhiyun #include <asm/reboot.h>
26*4882a593Smuzhiyun #include <asm/traps.h>
27*4882a593Smuzhiyun #include <asm/txx9irq.h>
28*4882a593Smuzhiyun #include <asm/txx9tmr.h>
29*4882a593Smuzhiyun #include <asm/txx9/generic.h>
30*4882a593Smuzhiyun #include <asm/txx9/dmac.h>
31*4882a593Smuzhiyun #include <asm/txx9/tx4939.h>
32*4882a593Smuzhiyun 
tx4939_wdr_init(void)33*4882a593Smuzhiyun static void __init tx4939_wdr_init(void)
34*4882a593Smuzhiyun {
35*4882a593Smuzhiyun 	/* report watchdog reset status */
36*4882a593Smuzhiyun 	if (____raw_readq(&tx4939_ccfgptr->ccfg) & TX4939_CCFG_WDRST)
37*4882a593Smuzhiyun 		pr_warn("Watchdog reset detected at 0x%lx\n",
38*4882a593Smuzhiyun 			read_c0_errorepc());
39*4882a593Smuzhiyun 	/* clear WatchDogReset (W1C) */
40*4882a593Smuzhiyun 	tx4939_ccfg_set(TX4939_CCFG_WDRST);
41*4882a593Smuzhiyun 	/* do reset on watchdog */
42*4882a593Smuzhiyun 	tx4939_ccfg_set(TX4939_CCFG_WR);
43*4882a593Smuzhiyun }
44*4882a593Smuzhiyun 
tx4939_wdt_init(void)45*4882a593Smuzhiyun void __init tx4939_wdt_init(void)
46*4882a593Smuzhiyun {
47*4882a593Smuzhiyun 	txx9_wdt_init(TX4939_TMR_REG(2) & 0xfffffffffULL);
48*4882a593Smuzhiyun }
49*4882a593Smuzhiyun 
tx4939_machine_restart(char * command)50*4882a593Smuzhiyun static void tx4939_machine_restart(char *command)
51*4882a593Smuzhiyun {
52*4882a593Smuzhiyun 	local_irq_disable();
53*4882a593Smuzhiyun 	pr_emerg("Rebooting (with %s watchdog reset)...\n",
54*4882a593Smuzhiyun 		 (____raw_readq(&tx4939_ccfgptr->ccfg) & TX4939_CCFG_WDREXEN) ?
55*4882a593Smuzhiyun 		 "external" : "internal");
56*4882a593Smuzhiyun 	/* clear watchdog status */
57*4882a593Smuzhiyun 	tx4939_ccfg_set(TX4939_CCFG_WDRST);	/* W1C */
58*4882a593Smuzhiyun 	txx9_wdt_now(TX4939_TMR_REG(2) & 0xfffffffffULL);
59*4882a593Smuzhiyun 	while (!(____raw_readq(&tx4939_ccfgptr->ccfg) & TX4939_CCFG_WDRST))
60*4882a593Smuzhiyun 		;
61*4882a593Smuzhiyun 	mdelay(10);
62*4882a593Smuzhiyun 	if (____raw_readq(&tx4939_ccfgptr->ccfg) & TX4939_CCFG_WDREXEN) {
63*4882a593Smuzhiyun 		pr_emerg("Rebooting (with internal watchdog reset)...\n");
64*4882a593Smuzhiyun 		/* External WDRST failed.  Do internal watchdog reset */
65*4882a593Smuzhiyun 		tx4939_ccfg_clear(TX4939_CCFG_WDREXEN);
66*4882a593Smuzhiyun 	}
67*4882a593Smuzhiyun 	/* fallback */
68*4882a593Smuzhiyun 	(*_machine_halt)();
69*4882a593Smuzhiyun }
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun void show_registers(struct pt_regs *regs);
tx4939_be_handler(struct pt_regs * regs,int is_fixup)72*4882a593Smuzhiyun static int tx4939_be_handler(struct pt_regs *regs, int is_fixup)
73*4882a593Smuzhiyun {
74*4882a593Smuzhiyun 	int data = regs->cp0_cause & 4;
75*4882a593Smuzhiyun 	console_verbose();
76*4882a593Smuzhiyun 	pr_err("%cBE exception at %#lx\n",
77*4882a593Smuzhiyun 	       data ? 'D' : 'I', regs->cp0_epc);
78*4882a593Smuzhiyun 	pr_err("ccfg:%llx, toea:%llx\n",
79*4882a593Smuzhiyun 	       (unsigned long long)____raw_readq(&tx4939_ccfgptr->ccfg),
80*4882a593Smuzhiyun 	       (unsigned long long)____raw_readq(&tx4939_ccfgptr->toea));
81*4882a593Smuzhiyun #ifdef CONFIG_PCI
82*4882a593Smuzhiyun 	tx4927_report_pcic_status();
83*4882a593Smuzhiyun #endif
84*4882a593Smuzhiyun 	show_registers(regs);
85*4882a593Smuzhiyun 	panic("BusError!");
86*4882a593Smuzhiyun }
tx4939_be_init(void)87*4882a593Smuzhiyun static void __init tx4939_be_init(void)
88*4882a593Smuzhiyun {
89*4882a593Smuzhiyun 	board_be_handler = tx4939_be_handler;
90*4882a593Smuzhiyun }
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun static struct resource tx4939_sdram_resource[4];
93*4882a593Smuzhiyun static struct resource tx4939_sram_resource;
94*4882a593Smuzhiyun #define TX4939_SRAM_SIZE 0x800
95*4882a593Smuzhiyun 
tx4939_setup(void)96*4882a593Smuzhiyun void __init tx4939_setup(void)
97*4882a593Smuzhiyun {
98*4882a593Smuzhiyun 	int i;
99*4882a593Smuzhiyun 	__u32 divmode;
100*4882a593Smuzhiyun 	__u64 pcfg;
101*4882a593Smuzhiyun 	unsigned int cpuclk = 0;
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun 	txx9_reg_res_init(TX4939_REV_PCODE(), TX4939_REG_BASE,
104*4882a593Smuzhiyun 			  TX4939_REG_SIZE);
105*4882a593Smuzhiyun 	set_c0_config(TX49_CONF_CWFON);
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun 	/* SDRAMC,EBUSC are configured by PROM */
108*4882a593Smuzhiyun 	for (i = 0; i < 4; i++) {
109*4882a593Smuzhiyun 		if (!(TX4939_EBUSC_CR(i) & 0x8))
110*4882a593Smuzhiyun 			continue;	/* disabled */
111*4882a593Smuzhiyun 		txx9_ce_res[i].start = (unsigned long)TX4939_EBUSC_BA(i);
112*4882a593Smuzhiyun 		txx9_ce_res[i].end =
113*4882a593Smuzhiyun 			txx9_ce_res[i].start + TX4939_EBUSC_SIZE(i) - 1;
114*4882a593Smuzhiyun 		request_resource(&iomem_resource, &txx9_ce_res[i]);
115*4882a593Smuzhiyun 	}
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun 	/* clocks */
118*4882a593Smuzhiyun 	if (txx9_master_clock) {
119*4882a593Smuzhiyun 		/* calculate cpu_clock from master_clock */
120*4882a593Smuzhiyun 		divmode = (__u32)____raw_readq(&tx4939_ccfgptr->ccfg) &
121*4882a593Smuzhiyun 			TX4939_CCFG_MULCLK_MASK;
122*4882a593Smuzhiyun 		cpuclk = txx9_master_clock * 20 / 2;
123*4882a593Smuzhiyun 		switch (divmode) {
124*4882a593Smuzhiyun 		case TX4939_CCFG_MULCLK_8:
125*4882a593Smuzhiyun 			cpuclk = cpuclk / 3 * 4 /* / 6 *  8 */; break;
126*4882a593Smuzhiyun 		case TX4939_CCFG_MULCLK_9:
127*4882a593Smuzhiyun 			cpuclk = cpuclk / 2 * 3 /* / 6 *  9 */; break;
128*4882a593Smuzhiyun 		case TX4939_CCFG_MULCLK_10:
129*4882a593Smuzhiyun 			cpuclk = cpuclk / 3 * 5 /* / 6 * 10 */; break;
130*4882a593Smuzhiyun 		case TX4939_CCFG_MULCLK_11:
131*4882a593Smuzhiyun 			cpuclk = cpuclk / 6 * 11; break;
132*4882a593Smuzhiyun 		case TX4939_CCFG_MULCLK_12:
133*4882a593Smuzhiyun 			cpuclk = cpuclk * 2 /* / 6 * 12 */; break;
134*4882a593Smuzhiyun 		case TX4939_CCFG_MULCLK_13:
135*4882a593Smuzhiyun 			cpuclk = cpuclk / 6 * 13; break;
136*4882a593Smuzhiyun 		case TX4939_CCFG_MULCLK_14:
137*4882a593Smuzhiyun 			cpuclk = cpuclk / 3 * 7 /* / 6 * 14 */; break;
138*4882a593Smuzhiyun 		case TX4939_CCFG_MULCLK_15:
139*4882a593Smuzhiyun 			cpuclk = cpuclk / 2 * 5 /* / 6 * 15 */; break;
140*4882a593Smuzhiyun 		}
141*4882a593Smuzhiyun 		txx9_cpu_clock = cpuclk;
142*4882a593Smuzhiyun 	} else {
143*4882a593Smuzhiyun 		if (txx9_cpu_clock == 0)
144*4882a593Smuzhiyun 			txx9_cpu_clock = 400000000;	/* 400MHz */
145*4882a593Smuzhiyun 		/* calculate master_clock from cpu_clock */
146*4882a593Smuzhiyun 		cpuclk = txx9_cpu_clock;
147*4882a593Smuzhiyun 		divmode = (__u32)____raw_readq(&tx4939_ccfgptr->ccfg) &
148*4882a593Smuzhiyun 			TX4939_CCFG_MULCLK_MASK;
149*4882a593Smuzhiyun 		switch (divmode) {
150*4882a593Smuzhiyun 		case TX4939_CCFG_MULCLK_8:
151*4882a593Smuzhiyun 			txx9_master_clock = cpuclk * 6 / 8; break;
152*4882a593Smuzhiyun 		case TX4939_CCFG_MULCLK_9:
153*4882a593Smuzhiyun 			txx9_master_clock = cpuclk * 6 / 9; break;
154*4882a593Smuzhiyun 		case TX4939_CCFG_MULCLK_10:
155*4882a593Smuzhiyun 			txx9_master_clock = cpuclk * 6 / 10; break;
156*4882a593Smuzhiyun 		case TX4939_CCFG_MULCLK_11:
157*4882a593Smuzhiyun 			txx9_master_clock = cpuclk * 6 / 11; break;
158*4882a593Smuzhiyun 		case TX4939_CCFG_MULCLK_12:
159*4882a593Smuzhiyun 			txx9_master_clock = cpuclk * 6 / 12; break;
160*4882a593Smuzhiyun 		case TX4939_CCFG_MULCLK_13:
161*4882a593Smuzhiyun 			txx9_master_clock = cpuclk * 6 / 13; break;
162*4882a593Smuzhiyun 		case TX4939_CCFG_MULCLK_14:
163*4882a593Smuzhiyun 			txx9_master_clock = cpuclk * 6 / 14; break;
164*4882a593Smuzhiyun 		case TX4939_CCFG_MULCLK_15:
165*4882a593Smuzhiyun 			txx9_master_clock = cpuclk * 6 / 15; break;
166*4882a593Smuzhiyun 		}
167*4882a593Smuzhiyun 		txx9_master_clock /= 10; /* * 2 / 20 */
168*4882a593Smuzhiyun 	}
169*4882a593Smuzhiyun 	/* calculate gbus_clock from cpu_clock */
170*4882a593Smuzhiyun 	divmode = (__u32)____raw_readq(&tx4939_ccfgptr->ccfg) &
171*4882a593Smuzhiyun 		TX4939_CCFG_YDIVMODE_MASK;
172*4882a593Smuzhiyun 	txx9_gbus_clock = txx9_cpu_clock;
173*4882a593Smuzhiyun 	switch (divmode) {
174*4882a593Smuzhiyun 	case TX4939_CCFG_YDIVMODE_2:
175*4882a593Smuzhiyun 		txx9_gbus_clock /= 2; break;
176*4882a593Smuzhiyun 	case TX4939_CCFG_YDIVMODE_3:
177*4882a593Smuzhiyun 		txx9_gbus_clock /= 3; break;
178*4882a593Smuzhiyun 	case TX4939_CCFG_YDIVMODE_5:
179*4882a593Smuzhiyun 		txx9_gbus_clock /= 5; break;
180*4882a593Smuzhiyun 	case TX4939_CCFG_YDIVMODE_6:
181*4882a593Smuzhiyun 		txx9_gbus_clock /= 6; break;
182*4882a593Smuzhiyun 	}
183*4882a593Smuzhiyun 	/* change default value to udelay/mdelay take reasonable time */
184*4882a593Smuzhiyun 	loops_per_jiffy = txx9_cpu_clock / HZ / 2;
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun 	/* CCFG */
187*4882a593Smuzhiyun 	tx4939_wdr_init();
188*4882a593Smuzhiyun 	/* clear BusErrorOnWrite flag (W1C) */
189*4882a593Smuzhiyun 	tx4939_ccfg_set(TX4939_CCFG_WDRST | TX4939_CCFG_BEOW);
190*4882a593Smuzhiyun 	/* enable Timeout BusError */
191*4882a593Smuzhiyun 	if (txx9_ccfg_toeon)
192*4882a593Smuzhiyun 		tx4939_ccfg_set(TX4939_CCFG_TOE);
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun 	/* DMA selection */
195*4882a593Smuzhiyun 	txx9_clear64(&tx4939_ccfgptr->pcfg, TX4939_PCFG_DMASEL_ALL);
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun 	/* Use external clock for external arbiter */
198*4882a593Smuzhiyun 	if (!(____raw_readq(&tx4939_ccfgptr->ccfg) & TX4939_CCFG_PCIARB))
199*4882a593Smuzhiyun 		txx9_clear64(&tx4939_ccfgptr->pcfg, TX4939_PCFG_PCICLKEN_ALL);
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun 	pr_info("%s -- %dMHz(M%dMHz,G%dMHz) CRIR:%08x CCFG:%llx PCFG:%llx\n",
202*4882a593Smuzhiyun 		txx9_pcode_str,
203*4882a593Smuzhiyun 		(cpuclk + 500000) / 1000000,
204*4882a593Smuzhiyun 		(txx9_master_clock + 500000) / 1000000,
205*4882a593Smuzhiyun 		(txx9_gbus_clock + 500000) / 1000000,
206*4882a593Smuzhiyun 		(__u32)____raw_readq(&tx4939_ccfgptr->crir),
207*4882a593Smuzhiyun 		____raw_readq(&tx4939_ccfgptr->ccfg),
208*4882a593Smuzhiyun 		____raw_readq(&tx4939_ccfgptr->pcfg));
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun 	pr_info("%s DDRC -- EN:%08x", txx9_pcode_str,
211*4882a593Smuzhiyun 		(__u32)____raw_readq(&tx4939_ddrcptr->winen));
212*4882a593Smuzhiyun 	for (i = 0; i < 4; i++) {
213*4882a593Smuzhiyun 		__u64 win = ____raw_readq(&tx4939_ddrcptr->win[i]);
214*4882a593Smuzhiyun 		if (!((__u32)____raw_readq(&tx4939_ddrcptr->winen) & (1 << i)))
215*4882a593Smuzhiyun 			continue;	/* disabled */
216*4882a593Smuzhiyun 		pr_cont(" #%d:%016llx", i, win);
217*4882a593Smuzhiyun 		tx4939_sdram_resource[i].name = "DDR SDRAM";
218*4882a593Smuzhiyun 		tx4939_sdram_resource[i].start =
219*4882a593Smuzhiyun 			(unsigned long)(win >> 48) << 20;
220*4882a593Smuzhiyun 		tx4939_sdram_resource[i].end =
221*4882a593Smuzhiyun 			((((unsigned long)(win >> 32) & 0xffff) + 1) <<
222*4882a593Smuzhiyun 			 20) - 1;
223*4882a593Smuzhiyun 		tx4939_sdram_resource[i].flags = IORESOURCE_MEM;
224*4882a593Smuzhiyun 		request_resource(&iomem_resource, &tx4939_sdram_resource[i]);
225*4882a593Smuzhiyun 	}
226*4882a593Smuzhiyun 	pr_cont("\n");
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun 	/* SRAM */
229*4882a593Smuzhiyun 	if (____raw_readq(&tx4939_sramcptr->cr) & 1) {
230*4882a593Smuzhiyun 		unsigned int size = TX4939_SRAM_SIZE;
231*4882a593Smuzhiyun 		tx4939_sram_resource.name = "SRAM";
232*4882a593Smuzhiyun 		tx4939_sram_resource.start =
233*4882a593Smuzhiyun 			(____raw_readq(&tx4939_sramcptr->cr) >> (39-11))
234*4882a593Smuzhiyun 			& ~(size - 1);
235*4882a593Smuzhiyun 		tx4939_sram_resource.end =
236*4882a593Smuzhiyun 			tx4939_sram_resource.start + TX4939_SRAM_SIZE - 1;
237*4882a593Smuzhiyun 		tx4939_sram_resource.flags = IORESOURCE_MEM;
238*4882a593Smuzhiyun 		request_resource(&iomem_resource, &tx4939_sram_resource);
239*4882a593Smuzhiyun 	}
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun 	/* TMR */
242*4882a593Smuzhiyun 	/* disable all timers */
243*4882a593Smuzhiyun 	for (i = 0; i < TX4939_NR_TMR; i++)
244*4882a593Smuzhiyun 		txx9_tmr_init(TX4939_TMR_REG(i) & 0xfffffffffULL);
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun 	/* set PCIC1 reset (required to prevent hangup on BIST) */
247*4882a593Smuzhiyun 	txx9_set64(&tx4939_ccfgptr->clkctr, TX4939_CLKCTR_PCI1RST);
248*4882a593Smuzhiyun 	pcfg = ____raw_readq(&tx4939_ccfgptr->pcfg);
249*4882a593Smuzhiyun 	if (pcfg & (TX4939_PCFG_ET0MODE | TX4939_PCFG_ET1MODE)) {
250*4882a593Smuzhiyun 		mdelay(1);	/* at least 128 cpu clock */
251*4882a593Smuzhiyun 		/* clear PCIC1 reset */
252*4882a593Smuzhiyun 		txx9_clear64(&tx4939_ccfgptr->clkctr, TX4939_CLKCTR_PCI1RST);
253*4882a593Smuzhiyun 	} else {
254*4882a593Smuzhiyun 		pr_info("%s: stop PCIC1\n", txx9_pcode_str);
255*4882a593Smuzhiyun 		/* stop PCIC1 */
256*4882a593Smuzhiyun 		txx9_set64(&tx4939_ccfgptr->clkctr, TX4939_CLKCTR_PCI1CKD);
257*4882a593Smuzhiyun 	}
258*4882a593Smuzhiyun 	if (!(pcfg & TX4939_PCFG_ET0MODE)) {
259*4882a593Smuzhiyun 		pr_info("%s: stop ETH0\n", txx9_pcode_str);
260*4882a593Smuzhiyun 		txx9_set64(&tx4939_ccfgptr->clkctr, TX4939_CLKCTR_ETH0RST);
261*4882a593Smuzhiyun 		txx9_set64(&tx4939_ccfgptr->clkctr, TX4939_CLKCTR_ETH0CKD);
262*4882a593Smuzhiyun 	}
263*4882a593Smuzhiyun 	if (!(pcfg & TX4939_PCFG_ET1MODE)) {
264*4882a593Smuzhiyun 		pr_info("%s: stop ETH1\n", txx9_pcode_str);
265*4882a593Smuzhiyun 		txx9_set64(&tx4939_ccfgptr->clkctr, TX4939_CLKCTR_ETH1RST);
266*4882a593Smuzhiyun 		txx9_set64(&tx4939_ccfgptr->clkctr, TX4939_CLKCTR_ETH1CKD);
267*4882a593Smuzhiyun 	}
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun 	_machine_restart = tx4939_machine_restart;
270*4882a593Smuzhiyun 	board_be_init = tx4939_be_init;
271*4882a593Smuzhiyun }
272*4882a593Smuzhiyun 
tx4939_time_init(unsigned int tmrnr)273*4882a593Smuzhiyun void __init tx4939_time_init(unsigned int tmrnr)
274*4882a593Smuzhiyun {
275*4882a593Smuzhiyun 	if (____raw_readq(&tx4939_ccfgptr->ccfg) & TX4939_CCFG_TINTDIS)
276*4882a593Smuzhiyun 		txx9_clockevent_init(TX4939_TMR_REG(tmrnr) & 0xfffffffffULL,
277*4882a593Smuzhiyun 				     TXX9_IRQ_BASE + TX4939_IR_TMR(tmrnr),
278*4882a593Smuzhiyun 				     TXX9_IMCLK);
279*4882a593Smuzhiyun }
280*4882a593Smuzhiyun 
tx4939_sio_init(unsigned int sclk,unsigned int cts_mask)281*4882a593Smuzhiyun void __init tx4939_sio_init(unsigned int sclk, unsigned int cts_mask)
282*4882a593Smuzhiyun {
283*4882a593Smuzhiyun 	int i;
284*4882a593Smuzhiyun 	unsigned int ch_mask = 0;
285*4882a593Smuzhiyun 	__u64 pcfg = __raw_readq(&tx4939_ccfgptr->pcfg);
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun 	cts_mask |= ~1; /* only SIO0 have RTS/CTS */
288*4882a593Smuzhiyun 	if ((pcfg & TX4939_PCFG_SIO2MODE_MASK) != TX4939_PCFG_SIO2MODE_SIO0)
289*4882a593Smuzhiyun 		cts_mask |= 1 << 0; /* disable SIO0 RTS/CTS by PCFG setting */
290*4882a593Smuzhiyun 	if ((pcfg & TX4939_PCFG_SIO2MODE_MASK) != TX4939_PCFG_SIO2MODE_SIO2)
291*4882a593Smuzhiyun 		ch_mask |= 1 << 2; /* disable SIO2 by PCFG setting */
292*4882a593Smuzhiyun 	if (pcfg & TX4939_PCFG_SIO3MODE)
293*4882a593Smuzhiyun 		ch_mask |= 1 << 3; /* disable SIO3 by PCFG setting */
294*4882a593Smuzhiyun 	for (i = 0; i < 4; i++) {
295*4882a593Smuzhiyun 		if ((1 << i) & ch_mask)
296*4882a593Smuzhiyun 			continue;
297*4882a593Smuzhiyun 		txx9_sio_init(TX4939_SIO_REG(i) & 0xfffffffffULL,
298*4882a593Smuzhiyun 			      TXX9_IRQ_BASE + TX4939_IR_SIO(i),
299*4882a593Smuzhiyun 			      i, sclk, (1 << i) & cts_mask);
300*4882a593Smuzhiyun 	}
301*4882a593Smuzhiyun }
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_TC35815)
tx4939_get_eth_speed(struct net_device * dev)304*4882a593Smuzhiyun static u32 tx4939_get_eth_speed(struct net_device *dev)
305*4882a593Smuzhiyun {
306*4882a593Smuzhiyun 	struct ethtool_link_ksettings cmd;
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun 	if (__ethtool_get_link_ksettings(dev, &cmd))
309*4882a593Smuzhiyun 		return 100;	/* default 100Mbps */
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun 	return cmd.base.speed;
312*4882a593Smuzhiyun }
313*4882a593Smuzhiyun 
tx4939_netdev_event(struct notifier_block * this,unsigned long event,void * ptr)314*4882a593Smuzhiyun static int tx4939_netdev_event(struct notifier_block *this,
315*4882a593Smuzhiyun 			       unsigned long event,
316*4882a593Smuzhiyun 			       void *ptr)
317*4882a593Smuzhiyun {
318*4882a593Smuzhiyun 	struct net_device *dev = netdev_notifier_info_to_dev(ptr);
319*4882a593Smuzhiyun 
320*4882a593Smuzhiyun 	if (event == NETDEV_CHANGE && netif_carrier_ok(dev)) {
321*4882a593Smuzhiyun 		__u64 bit = 0;
322*4882a593Smuzhiyun 		if (dev->irq == TXX9_IRQ_BASE + TX4939_IR_ETH(0))
323*4882a593Smuzhiyun 			bit = TX4939_PCFG_SPEED0;
324*4882a593Smuzhiyun 		else if (dev->irq == TXX9_IRQ_BASE + TX4939_IR_ETH(1))
325*4882a593Smuzhiyun 			bit = TX4939_PCFG_SPEED1;
326*4882a593Smuzhiyun 		if (bit) {
327*4882a593Smuzhiyun 			if (tx4939_get_eth_speed(dev) == 100)
328*4882a593Smuzhiyun 				txx9_set64(&tx4939_ccfgptr->pcfg, bit);
329*4882a593Smuzhiyun 			else
330*4882a593Smuzhiyun 				txx9_clear64(&tx4939_ccfgptr->pcfg, bit);
331*4882a593Smuzhiyun 		}
332*4882a593Smuzhiyun 	}
333*4882a593Smuzhiyun 	return NOTIFY_DONE;
334*4882a593Smuzhiyun }
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun static struct notifier_block tx4939_netdev_notifier = {
337*4882a593Smuzhiyun 	.notifier_call = tx4939_netdev_event,
338*4882a593Smuzhiyun 	.priority = 1,
339*4882a593Smuzhiyun };
340*4882a593Smuzhiyun 
tx4939_ethaddr_init(unsigned char * addr0,unsigned char * addr1)341*4882a593Smuzhiyun void __init tx4939_ethaddr_init(unsigned char *addr0, unsigned char *addr1)
342*4882a593Smuzhiyun {
343*4882a593Smuzhiyun 	u64 pcfg = __raw_readq(&tx4939_ccfgptr->pcfg);
344*4882a593Smuzhiyun 
345*4882a593Smuzhiyun 	if (addr0 && (pcfg & TX4939_PCFG_ET0MODE))
346*4882a593Smuzhiyun 		txx9_ethaddr_init(TXX9_IRQ_BASE + TX4939_IR_ETH(0), addr0);
347*4882a593Smuzhiyun 	if (addr1 && (pcfg & TX4939_PCFG_ET1MODE))
348*4882a593Smuzhiyun 		txx9_ethaddr_init(TXX9_IRQ_BASE + TX4939_IR_ETH(1), addr1);
349*4882a593Smuzhiyun 	register_netdevice_notifier(&tx4939_netdev_notifier);
350*4882a593Smuzhiyun }
351*4882a593Smuzhiyun #else
tx4939_ethaddr_init(unsigned char * addr0,unsigned char * addr1)352*4882a593Smuzhiyun void __init tx4939_ethaddr_init(unsigned char *addr0, unsigned char *addr1)
353*4882a593Smuzhiyun {
354*4882a593Smuzhiyun }
355*4882a593Smuzhiyun #endif
356*4882a593Smuzhiyun 
tx4939_mtd_init(int ch)357*4882a593Smuzhiyun void __init tx4939_mtd_init(int ch)
358*4882a593Smuzhiyun {
359*4882a593Smuzhiyun 	struct physmap_flash_data pdata = {
360*4882a593Smuzhiyun 		.width = TX4939_EBUSC_WIDTH(ch) / 8,
361*4882a593Smuzhiyun 	};
362*4882a593Smuzhiyun 	unsigned long start = txx9_ce_res[ch].start;
363*4882a593Smuzhiyun 	unsigned long size = txx9_ce_res[ch].end - start + 1;
364*4882a593Smuzhiyun 
365*4882a593Smuzhiyun 	if (!(TX4939_EBUSC_CR(ch) & 0x8))
366*4882a593Smuzhiyun 		return; /* disabled */
367*4882a593Smuzhiyun 	txx9_physmap_flash_init(ch, start, size, &pdata);
368*4882a593Smuzhiyun }
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun #define TX4939_ATA_REG_PHYS(ch) (TX4939_ATA_REG(ch) & 0xfffffffffULL)
tx4939_ata_init(void)371*4882a593Smuzhiyun void __init tx4939_ata_init(void)
372*4882a593Smuzhiyun {
373*4882a593Smuzhiyun 	static struct resource ata0_res[] = {
374*4882a593Smuzhiyun 		{
375*4882a593Smuzhiyun 			.start = TX4939_ATA_REG_PHYS(0),
376*4882a593Smuzhiyun 			.end = TX4939_ATA_REG_PHYS(0) + 0x1000 - 1,
377*4882a593Smuzhiyun 			.flags = IORESOURCE_MEM,
378*4882a593Smuzhiyun 		}, {
379*4882a593Smuzhiyun 			.start = TXX9_IRQ_BASE + TX4939_IR_ATA(0),
380*4882a593Smuzhiyun 			.flags = IORESOURCE_IRQ,
381*4882a593Smuzhiyun 		},
382*4882a593Smuzhiyun 	};
383*4882a593Smuzhiyun 	static struct resource ata1_res[] = {
384*4882a593Smuzhiyun 		{
385*4882a593Smuzhiyun 			.start = TX4939_ATA_REG_PHYS(1),
386*4882a593Smuzhiyun 			.end = TX4939_ATA_REG_PHYS(1) + 0x1000 - 1,
387*4882a593Smuzhiyun 			.flags = IORESOURCE_MEM,
388*4882a593Smuzhiyun 		}, {
389*4882a593Smuzhiyun 			.start = TXX9_IRQ_BASE + TX4939_IR_ATA(1),
390*4882a593Smuzhiyun 			.flags = IORESOURCE_IRQ,
391*4882a593Smuzhiyun 		},
392*4882a593Smuzhiyun 	};
393*4882a593Smuzhiyun 	static struct platform_device ata0_dev = {
394*4882a593Smuzhiyun 		.name = "tx4939ide",
395*4882a593Smuzhiyun 		.id = 0,
396*4882a593Smuzhiyun 		.num_resources = ARRAY_SIZE(ata0_res),
397*4882a593Smuzhiyun 		.resource = ata0_res,
398*4882a593Smuzhiyun 	};
399*4882a593Smuzhiyun 	static struct platform_device ata1_dev = {
400*4882a593Smuzhiyun 		.name = "tx4939ide",
401*4882a593Smuzhiyun 		.id = 1,
402*4882a593Smuzhiyun 		.num_resources = ARRAY_SIZE(ata1_res),
403*4882a593Smuzhiyun 		.resource = ata1_res,
404*4882a593Smuzhiyun 	};
405*4882a593Smuzhiyun 	__u64 pcfg = __raw_readq(&tx4939_ccfgptr->pcfg);
406*4882a593Smuzhiyun 
407*4882a593Smuzhiyun 	if (pcfg & TX4939_PCFG_ATA0MODE)
408*4882a593Smuzhiyun 		platform_device_register(&ata0_dev);
409*4882a593Smuzhiyun 	if ((pcfg & (TX4939_PCFG_ATA1MODE |
410*4882a593Smuzhiyun 		     TX4939_PCFG_ET1MODE |
411*4882a593Smuzhiyun 		     TX4939_PCFG_ET0MODE)) == TX4939_PCFG_ATA1MODE)
412*4882a593Smuzhiyun 		platform_device_register(&ata1_dev);
413*4882a593Smuzhiyun }
414*4882a593Smuzhiyun 
tx4939_rtc_init(void)415*4882a593Smuzhiyun void __init tx4939_rtc_init(void)
416*4882a593Smuzhiyun {
417*4882a593Smuzhiyun 	static struct resource res[] = {
418*4882a593Smuzhiyun 		{
419*4882a593Smuzhiyun 			.start = TX4939_RTC_REG & 0xfffffffffULL,
420*4882a593Smuzhiyun 			.end = (TX4939_RTC_REG & 0xfffffffffULL) + 0x100 - 1,
421*4882a593Smuzhiyun 			.flags = IORESOURCE_MEM,
422*4882a593Smuzhiyun 		}, {
423*4882a593Smuzhiyun 			.start = TXX9_IRQ_BASE + TX4939_IR_RTC,
424*4882a593Smuzhiyun 			.flags = IORESOURCE_IRQ,
425*4882a593Smuzhiyun 		},
426*4882a593Smuzhiyun 	};
427*4882a593Smuzhiyun 	static struct platform_device rtc_dev = {
428*4882a593Smuzhiyun 		.name = "tx4939rtc",
429*4882a593Smuzhiyun 		.id = -1,
430*4882a593Smuzhiyun 		.num_resources = ARRAY_SIZE(res),
431*4882a593Smuzhiyun 		.resource = res,
432*4882a593Smuzhiyun 	};
433*4882a593Smuzhiyun 
434*4882a593Smuzhiyun 	platform_device_register(&rtc_dev);
435*4882a593Smuzhiyun }
436*4882a593Smuzhiyun 
tx4939_ndfmc_init(unsigned int hold,unsigned int spw,unsigned char ch_mask,unsigned char wide_mask)437*4882a593Smuzhiyun void __init tx4939_ndfmc_init(unsigned int hold, unsigned int spw,
438*4882a593Smuzhiyun 			      unsigned char ch_mask, unsigned char wide_mask)
439*4882a593Smuzhiyun {
440*4882a593Smuzhiyun 	struct txx9ndfmc_platform_data plat_data = {
441*4882a593Smuzhiyun 		.shift = 1,
442*4882a593Smuzhiyun 		.gbus_clock = txx9_gbus_clock,
443*4882a593Smuzhiyun 		.hold = hold,
444*4882a593Smuzhiyun 		.spw = spw,
445*4882a593Smuzhiyun 		.flags = NDFMC_PLAT_FLAG_NO_RSTR | NDFMC_PLAT_FLAG_HOLDADD |
446*4882a593Smuzhiyun 			 NDFMC_PLAT_FLAG_DUMMYWRITE,
447*4882a593Smuzhiyun 		.ch_mask = ch_mask,
448*4882a593Smuzhiyun 		.wide_mask = wide_mask,
449*4882a593Smuzhiyun 	};
450*4882a593Smuzhiyun 	txx9_ndfmc_init(TX4939_NDFMC_REG & 0xfffffffffULL, &plat_data);
451*4882a593Smuzhiyun }
452*4882a593Smuzhiyun 
tx4939_dmac_init(int memcpy_chan0,int memcpy_chan1)453*4882a593Smuzhiyun void __init tx4939_dmac_init(int memcpy_chan0, int memcpy_chan1)
454*4882a593Smuzhiyun {
455*4882a593Smuzhiyun 	struct txx9dmac_platform_data plat_data = {
456*4882a593Smuzhiyun 		.have_64bit_regs = true,
457*4882a593Smuzhiyun 	};
458*4882a593Smuzhiyun 	int i;
459*4882a593Smuzhiyun 
460*4882a593Smuzhiyun 	for (i = 0; i < 2; i++) {
461*4882a593Smuzhiyun 		plat_data.memcpy_chan = i ? memcpy_chan1 : memcpy_chan0;
462*4882a593Smuzhiyun 		txx9_dmac_init(i, TX4939_DMA_REG(i) & 0xfffffffffULL,
463*4882a593Smuzhiyun 			       TXX9_IRQ_BASE + TX4939_IR_DMA(i, 0),
464*4882a593Smuzhiyun 			       &plat_data);
465*4882a593Smuzhiyun 	}
466*4882a593Smuzhiyun }
467*4882a593Smuzhiyun 
tx4939_aclc_init(void)468*4882a593Smuzhiyun void __init tx4939_aclc_init(void)
469*4882a593Smuzhiyun {
470*4882a593Smuzhiyun 	u64 pcfg = __raw_readq(&tx4939_ccfgptr->pcfg);
471*4882a593Smuzhiyun 
472*4882a593Smuzhiyun 	if ((pcfg & TX4939_PCFG_I2SMODE_MASK) == TX4939_PCFG_I2SMODE_ACLC)
473*4882a593Smuzhiyun 		txx9_aclc_init(TX4939_ACLC_REG & 0xfffffffffULL,
474*4882a593Smuzhiyun 			       TXX9_IRQ_BASE + TX4939_IR_ACLC, 1, 0, 1);
475*4882a593Smuzhiyun }
476*4882a593Smuzhiyun 
tx4939_sramc_init(void)477*4882a593Smuzhiyun void __init tx4939_sramc_init(void)
478*4882a593Smuzhiyun {
479*4882a593Smuzhiyun 	if (tx4939_sram_resource.start)
480*4882a593Smuzhiyun 		txx9_sramc_init(&tx4939_sram_resource);
481*4882a593Smuzhiyun }
482*4882a593Smuzhiyun 
tx4939_rng_init(void)483*4882a593Smuzhiyun void __init tx4939_rng_init(void)
484*4882a593Smuzhiyun {
485*4882a593Smuzhiyun 	static struct resource res = {
486*4882a593Smuzhiyun 		.start = TX4939_RNG_REG & 0xfffffffffULL,
487*4882a593Smuzhiyun 		.end = (TX4939_RNG_REG & 0xfffffffffULL) + 0x30 - 1,
488*4882a593Smuzhiyun 		.flags = IORESOURCE_MEM,
489*4882a593Smuzhiyun 	};
490*4882a593Smuzhiyun 	static struct platform_device pdev = {
491*4882a593Smuzhiyun 		.name = "tx4939-rng",
492*4882a593Smuzhiyun 		.id = -1,
493*4882a593Smuzhiyun 		.num_resources = 1,
494*4882a593Smuzhiyun 		.resource = &res,
495*4882a593Smuzhiyun 	};
496*4882a593Smuzhiyun 
497*4882a593Smuzhiyun 	platform_device_register(&pdev);
498*4882a593Smuzhiyun }
499*4882a593Smuzhiyun 
tx4939_stop_unused_modules(void)500*4882a593Smuzhiyun static void __init tx4939_stop_unused_modules(void)
501*4882a593Smuzhiyun {
502*4882a593Smuzhiyun 	__u64 pcfg, rst = 0, ckd = 0;
503*4882a593Smuzhiyun 	char buf[128];
504*4882a593Smuzhiyun 
505*4882a593Smuzhiyun 	buf[0] = '\0';
506*4882a593Smuzhiyun 	local_irq_disable();
507*4882a593Smuzhiyun 	pcfg = ____raw_readq(&tx4939_ccfgptr->pcfg);
508*4882a593Smuzhiyun 	if ((pcfg & TX4939_PCFG_I2SMODE_MASK) !=
509*4882a593Smuzhiyun 	    TX4939_PCFG_I2SMODE_ACLC) {
510*4882a593Smuzhiyun 		rst |= TX4939_CLKCTR_ACLRST;
511*4882a593Smuzhiyun 		ckd |= TX4939_CLKCTR_ACLCKD;
512*4882a593Smuzhiyun 		strcat(buf, " ACLC");
513*4882a593Smuzhiyun 	}
514*4882a593Smuzhiyun 	if ((pcfg & TX4939_PCFG_I2SMODE_MASK) !=
515*4882a593Smuzhiyun 	    TX4939_PCFG_I2SMODE_I2S &&
516*4882a593Smuzhiyun 	    (pcfg & TX4939_PCFG_I2SMODE_MASK) !=
517*4882a593Smuzhiyun 	    TX4939_PCFG_I2SMODE_I2S_ALT) {
518*4882a593Smuzhiyun 		rst |= TX4939_CLKCTR_I2SRST;
519*4882a593Smuzhiyun 		ckd |= TX4939_CLKCTR_I2SCKD;
520*4882a593Smuzhiyun 		strcat(buf, " I2S");
521*4882a593Smuzhiyun 	}
522*4882a593Smuzhiyun 	if (!(pcfg & TX4939_PCFG_ATA0MODE)) {
523*4882a593Smuzhiyun 		rst |= TX4939_CLKCTR_ATA0RST;
524*4882a593Smuzhiyun 		ckd |= TX4939_CLKCTR_ATA0CKD;
525*4882a593Smuzhiyun 		strcat(buf, " ATA0");
526*4882a593Smuzhiyun 	}
527*4882a593Smuzhiyun 	if (!(pcfg & TX4939_PCFG_ATA1MODE)) {
528*4882a593Smuzhiyun 		rst |= TX4939_CLKCTR_ATA1RST;
529*4882a593Smuzhiyun 		ckd |= TX4939_CLKCTR_ATA1CKD;
530*4882a593Smuzhiyun 		strcat(buf, " ATA1");
531*4882a593Smuzhiyun 	}
532*4882a593Smuzhiyun 	if (pcfg & TX4939_PCFG_SPIMODE) {
533*4882a593Smuzhiyun 		rst |= TX4939_CLKCTR_SPIRST;
534*4882a593Smuzhiyun 		ckd |= TX4939_CLKCTR_SPICKD;
535*4882a593Smuzhiyun 		strcat(buf, " SPI");
536*4882a593Smuzhiyun 	}
537*4882a593Smuzhiyun 	if (!(pcfg & (TX4939_PCFG_VSSMODE | TX4939_PCFG_VPSMODE))) {
538*4882a593Smuzhiyun 		rst |= TX4939_CLKCTR_VPCRST;
539*4882a593Smuzhiyun 		ckd |= TX4939_CLKCTR_VPCCKD;
540*4882a593Smuzhiyun 		strcat(buf, " VPC");
541*4882a593Smuzhiyun 	}
542*4882a593Smuzhiyun 	if ((pcfg & TX4939_PCFG_SIO2MODE_MASK) != TX4939_PCFG_SIO2MODE_SIO2) {
543*4882a593Smuzhiyun 		rst |= TX4939_CLKCTR_SIO2RST;
544*4882a593Smuzhiyun 		ckd |= TX4939_CLKCTR_SIO2CKD;
545*4882a593Smuzhiyun 		strcat(buf, " SIO2");
546*4882a593Smuzhiyun 	}
547*4882a593Smuzhiyun 	if (pcfg & TX4939_PCFG_SIO3MODE) {
548*4882a593Smuzhiyun 		rst |= TX4939_CLKCTR_SIO3RST;
549*4882a593Smuzhiyun 		ckd |= TX4939_CLKCTR_SIO3CKD;
550*4882a593Smuzhiyun 		strcat(buf, " SIO3");
551*4882a593Smuzhiyun 	}
552*4882a593Smuzhiyun 	if (rst | ckd) {
553*4882a593Smuzhiyun 		txx9_set64(&tx4939_ccfgptr->clkctr, rst);
554*4882a593Smuzhiyun 		txx9_set64(&tx4939_ccfgptr->clkctr, ckd);
555*4882a593Smuzhiyun 	}
556*4882a593Smuzhiyun 	local_irq_enable();
557*4882a593Smuzhiyun 	if (buf[0])
558*4882a593Smuzhiyun 		pr_info("%s: stop%s\n", txx9_pcode_str, buf);
559*4882a593Smuzhiyun }
560*4882a593Smuzhiyun 
tx4939_late_init(void)561*4882a593Smuzhiyun static int __init tx4939_late_init(void)
562*4882a593Smuzhiyun {
563*4882a593Smuzhiyun 	if (txx9_pcode != 0x4939)
564*4882a593Smuzhiyun 		return -ENODEV;
565*4882a593Smuzhiyun 	tx4939_stop_unused_modules();
566*4882a593Smuzhiyun 	return 0;
567*4882a593Smuzhiyun }
568*4882a593Smuzhiyun late_initcall(tx4939_late_init);
569