1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * TX4938/4937 setup routines
3*4882a593Smuzhiyun * Based on linux/arch/mips/txx9/rbtx4938/setup.c,
4*4882a593Smuzhiyun * and RBTX49xx patch from CELF patch archive.
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * 2003-2005 (c) MontaVista Software, Inc.
7*4882a593Smuzhiyun * (C) Copyright TOSHIBA CORPORATION 2000-2001, 2004-2007
8*4882a593Smuzhiyun *
9*4882a593Smuzhiyun * This file is subject to the terms and conditions of the GNU General Public
10*4882a593Smuzhiyun * License. See the file "COPYING" in the main directory of this archive
11*4882a593Smuzhiyun * for more details.
12*4882a593Smuzhiyun */
13*4882a593Smuzhiyun #include <linux/init.h>
14*4882a593Smuzhiyun #include <linux/ioport.h>
15*4882a593Smuzhiyun #include <linux/delay.h>
16*4882a593Smuzhiyun #include <linux/param.h>
17*4882a593Smuzhiyun #include <linux/ptrace.h>
18*4882a593Smuzhiyun #include <linux/mtd/physmap.h>
19*4882a593Smuzhiyun #include <linux/platform_device.h>
20*4882a593Smuzhiyun #include <linux/platform_data/txx9/ndfmc.h>
21*4882a593Smuzhiyun #include <asm/reboot.h>
22*4882a593Smuzhiyun #include <asm/traps.h>
23*4882a593Smuzhiyun #include <asm/txx9irq.h>
24*4882a593Smuzhiyun #include <asm/txx9tmr.h>
25*4882a593Smuzhiyun #include <asm/txx9pio.h>
26*4882a593Smuzhiyun #include <asm/txx9/generic.h>
27*4882a593Smuzhiyun #include <asm/txx9/dmac.h>
28*4882a593Smuzhiyun #include <asm/txx9/tx4938.h>
29*4882a593Smuzhiyun
tx4938_wdr_init(void)30*4882a593Smuzhiyun static void __init tx4938_wdr_init(void)
31*4882a593Smuzhiyun {
32*4882a593Smuzhiyun /* report watchdog reset status */
33*4882a593Smuzhiyun if (____raw_readq(&tx4938_ccfgptr->ccfg) & TX4938_CCFG_WDRST)
34*4882a593Smuzhiyun pr_warn("Watchdog reset detected at 0x%lx\n",
35*4882a593Smuzhiyun read_c0_errorepc());
36*4882a593Smuzhiyun /* clear WatchDogReset (W1C) */
37*4882a593Smuzhiyun tx4938_ccfg_set(TX4938_CCFG_WDRST);
38*4882a593Smuzhiyun /* do reset on watchdog */
39*4882a593Smuzhiyun tx4938_ccfg_set(TX4938_CCFG_WR);
40*4882a593Smuzhiyun }
41*4882a593Smuzhiyun
tx4938_wdt_init(void)42*4882a593Smuzhiyun void __init tx4938_wdt_init(void)
43*4882a593Smuzhiyun {
44*4882a593Smuzhiyun txx9_wdt_init(TX4938_TMR_REG(2) & 0xfffffffffULL);
45*4882a593Smuzhiyun }
46*4882a593Smuzhiyun
tx4938_machine_restart(char * command)47*4882a593Smuzhiyun static void tx4938_machine_restart(char *command)
48*4882a593Smuzhiyun {
49*4882a593Smuzhiyun local_irq_disable();
50*4882a593Smuzhiyun pr_emerg("Rebooting (with %s watchdog reset)...\n",
51*4882a593Smuzhiyun (____raw_readq(&tx4938_ccfgptr->ccfg) & TX4938_CCFG_WDREXEN) ?
52*4882a593Smuzhiyun "external" : "internal");
53*4882a593Smuzhiyun /* clear watchdog status */
54*4882a593Smuzhiyun tx4938_ccfg_set(TX4938_CCFG_WDRST); /* W1C */
55*4882a593Smuzhiyun txx9_wdt_now(TX4938_TMR_REG(2) & 0xfffffffffULL);
56*4882a593Smuzhiyun while (!(____raw_readq(&tx4938_ccfgptr->ccfg) & TX4938_CCFG_WDRST))
57*4882a593Smuzhiyun ;
58*4882a593Smuzhiyun mdelay(10);
59*4882a593Smuzhiyun if (____raw_readq(&tx4938_ccfgptr->ccfg) & TX4938_CCFG_WDREXEN) {
60*4882a593Smuzhiyun pr_emerg("Rebooting (with internal watchdog reset)...\n");
61*4882a593Smuzhiyun /* External WDRST failed. Do internal watchdog reset */
62*4882a593Smuzhiyun tx4938_ccfg_clear(TX4938_CCFG_WDREXEN);
63*4882a593Smuzhiyun }
64*4882a593Smuzhiyun /* fallback */
65*4882a593Smuzhiyun (*_machine_halt)();
66*4882a593Smuzhiyun }
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun void show_registers(struct pt_regs *regs);
tx4938_be_handler(struct pt_regs * regs,int is_fixup)69*4882a593Smuzhiyun static int tx4938_be_handler(struct pt_regs *regs, int is_fixup)
70*4882a593Smuzhiyun {
71*4882a593Smuzhiyun int data = regs->cp0_cause & 4;
72*4882a593Smuzhiyun console_verbose();
73*4882a593Smuzhiyun pr_err("%cBE exception at %#lx\n", data ? 'D' : 'I', regs->cp0_epc);
74*4882a593Smuzhiyun pr_err("ccfg:%llx, toea:%llx\n",
75*4882a593Smuzhiyun (unsigned long long)____raw_readq(&tx4938_ccfgptr->ccfg),
76*4882a593Smuzhiyun (unsigned long long)____raw_readq(&tx4938_ccfgptr->toea));
77*4882a593Smuzhiyun #ifdef CONFIG_PCI
78*4882a593Smuzhiyun tx4927_report_pcic_status();
79*4882a593Smuzhiyun #endif
80*4882a593Smuzhiyun show_registers(regs);
81*4882a593Smuzhiyun panic("BusError!");
82*4882a593Smuzhiyun }
tx4938_be_init(void)83*4882a593Smuzhiyun static void __init tx4938_be_init(void)
84*4882a593Smuzhiyun {
85*4882a593Smuzhiyun board_be_handler = tx4938_be_handler;
86*4882a593Smuzhiyun }
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun static struct resource tx4938_sdram_resource[4];
89*4882a593Smuzhiyun static struct resource tx4938_sram_resource;
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun #define TX4938_SRAM_SIZE 0x800
92*4882a593Smuzhiyun
tx4938_setup(void)93*4882a593Smuzhiyun void __init tx4938_setup(void)
94*4882a593Smuzhiyun {
95*4882a593Smuzhiyun int i;
96*4882a593Smuzhiyun __u32 divmode;
97*4882a593Smuzhiyun unsigned int cpuclk = 0;
98*4882a593Smuzhiyun u64 ccfg;
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun txx9_reg_res_init(TX4938_REV_PCODE(), TX4938_REG_BASE,
101*4882a593Smuzhiyun TX4938_REG_SIZE);
102*4882a593Smuzhiyun set_c0_config(TX49_CONF_CWFON);
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun /* SDRAMC,EBUSC are configured by PROM */
105*4882a593Smuzhiyun for (i = 0; i < 8; i++) {
106*4882a593Smuzhiyun if (!(TX4938_EBUSC_CR(i) & 0x8))
107*4882a593Smuzhiyun continue; /* disabled */
108*4882a593Smuzhiyun txx9_ce_res[i].start = (unsigned long)TX4938_EBUSC_BA(i);
109*4882a593Smuzhiyun txx9_ce_res[i].end =
110*4882a593Smuzhiyun txx9_ce_res[i].start + TX4938_EBUSC_SIZE(i) - 1;
111*4882a593Smuzhiyun request_resource(&iomem_resource, &txx9_ce_res[i]);
112*4882a593Smuzhiyun }
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun /* clocks */
115*4882a593Smuzhiyun ccfg = ____raw_readq(&tx4938_ccfgptr->ccfg);
116*4882a593Smuzhiyun if (txx9_master_clock) {
117*4882a593Smuzhiyun /* calculate gbus_clock and cpu_clock from master_clock */
118*4882a593Smuzhiyun divmode = (__u32)ccfg & TX4938_CCFG_DIVMODE_MASK;
119*4882a593Smuzhiyun switch (divmode) {
120*4882a593Smuzhiyun case TX4938_CCFG_DIVMODE_8:
121*4882a593Smuzhiyun case TX4938_CCFG_DIVMODE_10:
122*4882a593Smuzhiyun case TX4938_CCFG_DIVMODE_12:
123*4882a593Smuzhiyun case TX4938_CCFG_DIVMODE_16:
124*4882a593Smuzhiyun case TX4938_CCFG_DIVMODE_18:
125*4882a593Smuzhiyun txx9_gbus_clock = txx9_master_clock * 4; break;
126*4882a593Smuzhiyun default:
127*4882a593Smuzhiyun txx9_gbus_clock = txx9_master_clock;
128*4882a593Smuzhiyun }
129*4882a593Smuzhiyun switch (divmode) {
130*4882a593Smuzhiyun case TX4938_CCFG_DIVMODE_2:
131*4882a593Smuzhiyun case TX4938_CCFG_DIVMODE_8:
132*4882a593Smuzhiyun cpuclk = txx9_gbus_clock * 2; break;
133*4882a593Smuzhiyun case TX4938_CCFG_DIVMODE_2_5:
134*4882a593Smuzhiyun case TX4938_CCFG_DIVMODE_10:
135*4882a593Smuzhiyun cpuclk = txx9_gbus_clock * 5 / 2; break;
136*4882a593Smuzhiyun case TX4938_CCFG_DIVMODE_3:
137*4882a593Smuzhiyun case TX4938_CCFG_DIVMODE_12:
138*4882a593Smuzhiyun cpuclk = txx9_gbus_clock * 3; break;
139*4882a593Smuzhiyun case TX4938_CCFG_DIVMODE_4:
140*4882a593Smuzhiyun case TX4938_CCFG_DIVMODE_16:
141*4882a593Smuzhiyun cpuclk = txx9_gbus_clock * 4; break;
142*4882a593Smuzhiyun case TX4938_CCFG_DIVMODE_4_5:
143*4882a593Smuzhiyun case TX4938_CCFG_DIVMODE_18:
144*4882a593Smuzhiyun cpuclk = txx9_gbus_clock * 9 / 2; break;
145*4882a593Smuzhiyun }
146*4882a593Smuzhiyun txx9_cpu_clock = cpuclk;
147*4882a593Smuzhiyun } else {
148*4882a593Smuzhiyun if (txx9_cpu_clock == 0)
149*4882a593Smuzhiyun txx9_cpu_clock = 300000000; /* 300MHz */
150*4882a593Smuzhiyun /* calculate gbus_clock and master_clock from cpu_clock */
151*4882a593Smuzhiyun cpuclk = txx9_cpu_clock;
152*4882a593Smuzhiyun divmode = (__u32)ccfg & TX4938_CCFG_DIVMODE_MASK;
153*4882a593Smuzhiyun switch (divmode) {
154*4882a593Smuzhiyun case TX4938_CCFG_DIVMODE_2:
155*4882a593Smuzhiyun case TX4938_CCFG_DIVMODE_8:
156*4882a593Smuzhiyun txx9_gbus_clock = cpuclk / 2; break;
157*4882a593Smuzhiyun case TX4938_CCFG_DIVMODE_2_5:
158*4882a593Smuzhiyun case TX4938_CCFG_DIVMODE_10:
159*4882a593Smuzhiyun txx9_gbus_clock = cpuclk * 2 / 5; break;
160*4882a593Smuzhiyun case TX4938_CCFG_DIVMODE_3:
161*4882a593Smuzhiyun case TX4938_CCFG_DIVMODE_12:
162*4882a593Smuzhiyun txx9_gbus_clock = cpuclk / 3; break;
163*4882a593Smuzhiyun case TX4938_CCFG_DIVMODE_4:
164*4882a593Smuzhiyun case TX4938_CCFG_DIVMODE_16:
165*4882a593Smuzhiyun txx9_gbus_clock = cpuclk / 4; break;
166*4882a593Smuzhiyun case TX4938_CCFG_DIVMODE_4_5:
167*4882a593Smuzhiyun case TX4938_CCFG_DIVMODE_18:
168*4882a593Smuzhiyun txx9_gbus_clock = cpuclk * 2 / 9; break;
169*4882a593Smuzhiyun }
170*4882a593Smuzhiyun switch (divmode) {
171*4882a593Smuzhiyun case TX4938_CCFG_DIVMODE_8:
172*4882a593Smuzhiyun case TX4938_CCFG_DIVMODE_10:
173*4882a593Smuzhiyun case TX4938_CCFG_DIVMODE_12:
174*4882a593Smuzhiyun case TX4938_CCFG_DIVMODE_16:
175*4882a593Smuzhiyun case TX4938_CCFG_DIVMODE_18:
176*4882a593Smuzhiyun txx9_master_clock = txx9_gbus_clock / 4; break;
177*4882a593Smuzhiyun default:
178*4882a593Smuzhiyun txx9_master_clock = txx9_gbus_clock;
179*4882a593Smuzhiyun }
180*4882a593Smuzhiyun }
181*4882a593Smuzhiyun /* change default value to udelay/mdelay take reasonable time */
182*4882a593Smuzhiyun loops_per_jiffy = txx9_cpu_clock / HZ / 2;
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun /* CCFG */
185*4882a593Smuzhiyun tx4938_wdr_init();
186*4882a593Smuzhiyun /* clear BusErrorOnWrite flag (W1C) */
187*4882a593Smuzhiyun tx4938_ccfg_set(TX4938_CCFG_BEOW);
188*4882a593Smuzhiyun /* enable Timeout BusError */
189*4882a593Smuzhiyun if (txx9_ccfg_toeon)
190*4882a593Smuzhiyun tx4938_ccfg_set(TX4938_CCFG_TOE);
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun /* DMA selection */
193*4882a593Smuzhiyun txx9_clear64(&tx4938_ccfgptr->pcfg, TX4938_PCFG_DMASEL_ALL);
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun /* Use external clock for external arbiter */
196*4882a593Smuzhiyun if (!(____raw_readq(&tx4938_ccfgptr->ccfg) & TX4938_CCFG_PCIARB))
197*4882a593Smuzhiyun txx9_clear64(&tx4938_ccfgptr->pcfg, TX4938_PCFG_PCICLKEN_ALL);
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun pr_info("%s -- %dMHz(M%dMHz) CRIR:%08x CCFG:%llx PCFG:%llx\n",
200*4882a593Smuzhiyun txx9_pcode_str, (cpuclk + 500000) / 1000000,
201*4882a593Smuzhiyun (txx9_master_clock + 500000) / 1000000,
202*4882a593Smuzhiyun (__u32)____raw_readq(&tx4938_ccfgptr->crir),
203*4882a593Smuzhiyun ____raw_readq(&tx4938_ccfgptr->ccfg),
204*4882a593Smuzhiyun ____raw_readq(&tx4938_ccfgptr->pcfg));
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun pr_info("%s SDRAMC --", txx9_pcode_str);
207*4882a593Smuzhiyun for (i = 0; i < 4; i++) {
208*4882a593Smuzhiyun __u64 cr = TX4938_SDRAMC_CR(i);
209*4882a593Smuzhiyun unsigned long base, size;
210*4882a593Smuzhiyun if (!((__u32)cr & 0x00000400))
211*4882a593Smuzhiyun continue; /* disabled */
212*4882a593Smuzhiyun base = (unsigned long)(cr >> 49) << 21;
213*4882a593Smuzhiyun size = (((unsigned long)(cr >> 33) & 0x7fff) + 1) << 21;
214*4882a593Smuzhiyun pr_cont(" CR%d:%016llx", i, cr);
215*4882a593Smuzhiyun tx4938_sdram_resource[i].name = "SDRAM";
216*4882a593Smuzhiyun tx4938_sdram_resource[i].start = base;
217*4882a593Smuzhiyun tx4938_sdram_resource[i].end = base + size - 1;
218*4882a593Smuzhiyun tx4938_sdram_resource[i].flags = IORESOURCE_MEM;
219*4882a593Smuzhiyun request_resource(&iomem_resource, &tx4938_sdram_resource[i]);
220*4882a593Smuzhiyun }
221*4882a593Smuzhiyun pr_cont(" TR:%09llx\n", ____raw_readq(&tx4938_sdramcptr->tr));
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun /* SRAM */
224*4882a593Smuzhiyun if (txx9_pcode == 0x4938 && ____raw_readq(&tx4938_sramcptr->cr) & 1) {
225*4882a593Smuzhiyun unsigned int size = TX4938_SRAM_SIZE;
226*4882a593Smuzhiyun tx4938_sram_resource.name = "SRAM";
227*4882a593Smuzhiyun tx4938_sram_resource.start =
228*4882a593Smuzhiyun (____raw_readq(&tx4938_sramcptr->cr) >> (39-11))
229*4882a593Smuzhiyun & ~(size - 1);
230*4882a593Smuzhiyun tx4938_sram_resource.end =
231*4882a593Smuzhiyun tx4938_sram_resource.start + TX4938_SRAM_SIZE - 1;
232*4882a593Smuzhiyun tx4938_sram_resource.flags = IORESOURCE_MEM;
233*4882a593Smuzhiyun request_resource(&iomem_resource, &tx4938_sram_resource);
234*4882a593Smuzhiyun }
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun /* TMR */
237*4882a593Smuzhiyun /* disable all timers */
238*4882a593Smuzhiyun for (i = 0; i < TX4938_NR_TMR; i++)
239*4882a593Smuzhiyun txx9_tmr_init(TX4938_TMR_REG(i) & 0xfffffffffULL);
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun /* PIO */
242*4882a593Smuzhiyun __raw_writel(0, &tx4938_pioptr->maskcpu);
243*4882a593Smuzhiyun __raw_writel(0, &tx4938_pioptr->maskext);
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun if (txx9_pcode == 0x4938) {
246*4882a593Smuzhiyun __u64 pcfg = ____raw_readq(&tx4938_ccfgptr->pcfg);
247*4882a593Smuzhiyun /* set PCIC1 reset */
248*4882a593Smuzhiyun txx9_set64(&tx4938_ccfgptr->clkctr, TX4938_CLKCTR_PCIC1RST);
249*4882a593Smuzhiyun if (pcfg & (TX4938_PCFG_ETH0_SEL | TX4938_PCFG_ETH1_SEL)) {
250*4882a593Smuzhiyun mdelay(1); /* at least 128 cpu clock */
251*4882a593Smuzhiyun /* clear PCIC1 reset */
252*4882a593Smuzhiyun txx9_clear64(&tx4938_ccfgptr->clkctr,
253*4882a593Smuzhiyun TX4938_CLKCTR_PCIC1RST);
254*4882a593Smuzhiyun } else {
255*4882a593Smuzhiyun pr_info("%s: stop PCIC1\n", txx9_pcode_str);
256*4882a593Smuzhiyun /* stop PCIC1 */
257*4882a593Smuzhiyun txx9_set64(&tx4938_ccfgptr->clkctr,
258*4882a593Smuzhiyun TX4938_CLKCTR_PCIC1CKD);
259*4882a593Smuzhiyun }
260*4882a593Smuzhiyun if (!(pcfg & TX4938_PCFG_ETH0_SEL)) {
261*4882a593Smuzhiyun pr_info("%s: stop ETH0\n", txx9_pcode_str);
262*4882a593Smuzhiyun txx9_set64(&tx4938_ccfgptr->clkctr,
263*4882a593Smuzhiyun TX4938_CLKCTR_ETH0RST);
264*4882a593Smuzhiyun txx9_set64(&tx4938_ccfgptr->clkctr,
265*4882a593Smuzhiyun TX4938_CLKCTR_ETH0CKD);
266*4882a593Smuzhiyun }
267*4882a593Smuzhiyun if (!(pcfg & TX4938_PCFG_ETH1_SEL)) {
268*4882a593Smuzhiyun pr_info("%s: stop ETH1\n", txx9_pcode_str);
269*4882a593Smuzhiyun txx9_set64(&tx4938_ccfgptr->clkctr,
270*4882a593Smuzhiyun TX4938_CLKCTR_ETH1RST);
271*4882a593Smuzhiyun txx9_set64(&tx4938_ccfgptr->clkctr,
272*4882a593Smuzhiyun TX4938_CLKCTR_ETH1CKD);
273*4882a593Smuzhiyun }
274*4882a593Smuzhiyun }
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun _machine_restart = tx4938_machine_restart;
277*4882a593Smuzhiyun board_be_init = tx4938_be_init;
278*4882a593Smuzhiyun }
279*4882a593Smuzhiyun
tx4938_time_init(unsigned int tmrnr)280*4882a593Smuzhiyun void __init tx4938_time_init(unsigned int tmrnr)
281*4882a593Smuzhiyun {
282*4882a593Smuzhiyun if (____raw_readq(&tx4938_ccfgptr->ccfg) & TX4938_CCFG_TINTDIS)
283*4882a593Smuzhiyun txx9_clockevent_init(TX4938_TMR_REG(tmrnr) & 0xfffffffffULL,
284*4882a593Smuzhiyun TXX9_IRQ_BASE + TX4938_IR_TMR(tmrnr),
285*4882a593Smuzhiyun TXX9_IMCLK);
286*4882a593Smuzhiyun }
287*4882a593Smuzhiyun
tx4938_sio_init(unsigned int sclk,unsigned int cts_mask)288*4882a593Smuzhiyun void __init tx4938_sio_init(unsigned int sclk, unsigned int cts_mask)
289*4882a593Smuzhiyun {
290*4882a593Smuzhiyun int i;
291*4882a593Smuzhiyun unsigned int ch_mask = 0;
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun if (__raw_readq(&tx4938_ccfgptr->pcfg) & TX4938_PCFG_ETH0_SEL)
294*4882a593Smuzhiyun ch_mask |= 1 << 1; /* disable SIO1 by PCFG setting */
295*4882a593Smuzhiyun for (i = 0; i < 2; i++) {
296*4882a593Smuzhiyun if ((1 << i) & ch_mask)
297*4882a593Smuzhiyun continue;
298*4882a593Smuzhiyun txx9_sio_init(TX4938_SIO_REG(i) & 0xfffffffffULL,
299*4882a593Smuzhiyun TXX9_IRQ_BASE + TX4938_IR_SIO(i),
300*4882a593Smuzhiyun i, sclk, (1 << i) & cts_mask);
301*4882a593Smuzhiyun }
302*4882a593Smuzhiyun }
303*4882a593Smuzhiyun
tx4938_spi_init(int busid)304*4882a593Smuzhiyun void __init tx4938_spi_init(int busid)
305*4882a593Smuzhiyun {
306*4882a593Smuzhiyun txx9_spi_init(busid, TX4938_SPI_REG & 0xfffffffffULL,
307*4882a593Smuzhiyun TXX9_IRQ_BASE + TX4938_IR_SPI);
308*4882a593Smuzhiyun }
309*4882a593Smuzhiyun
tx4938_ethaddr_init(unsigned char * addr0,unsigned char * addr1)310*4882a593Smuzhiyun void __init tx4938_ethaddr_init(unsigned char *addr0, unsigned char *addr1)
311*4882a593Smuzhiyun {
312*4882a593Smuzhiyun u64 pcfg = __raw_readq(&tx4938_ccfgptr->pcfg);
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun if (addr0 && (pcfg & TX4938_PCFG_ETH0_SEL))
315*4882a593Smuzhiyun txx9_ethaddr_init(TXX9_IRQ_BASE + TX4938_IR_ETH0, addr0);
316*4882a593Smuzhiyun if (addr1 && (pcfg & TX4938_PCFG_ETH1_SEL))
317*4882a593Smuzhiyun txx9_ethaddr_init(TXX9_IRQ_BASE + TX4938_IR_ETH1, addr1);
318*4882a593Smuzhiyun }
319*4882a593Smuzhiyun
tx4938_mtd_init(int ch)320*4882a593Smuzhiyun void __init tx4938_mtd_init(int ch)
321*4882a593Smuzhiyun {
322*4882a593Smuzhiyun struct physmap_flash_data pdata = {
323*4882a593Smuzhiyun .width = TX4938_EBUSC_WIDTH(ch) / 8,
324*4882a593Smuzhiyun };
325*4882a593Smuzhiyun unsigned long start = txx9_ce_res[ch].start;
326*4882a593Smuzhiyun unsigned long size = txx9_ce_res[ch].end - start + 1;
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun if (!(TX4938_EBUSC_CR(ch) & 0x8))
329*4882a593Smuzhiyun return; /* disabled */
330*4882a593Smuzhiyun txx9_physmap_flash_init(ch, start, size, &pdata);
331*4882a593Smuzhiyun }
332*4882a593Smuzhiyun
tx4938_ata_init(unsigned int irq,unsigned int shift,int tune)333*4882a593Smuzhiyun void __init tx4938_ata_init(unsigned int irq, unsigned int shift, int tune)
334*4882a593Smuzhiyun {
335*4882a593Smuzhiyun struct platform_device *pdev;
336*4882a593Smuzhiyun struct resource res[] = {
337*4882a593Smuzhiyun {
338*4882a593Smuzhiyun /* .start and .end are filled in later */
339*4882a593Smuzhiyun .flags = IORESOURCE_MEM,
340*4882a593Smuzhiyun }, {
341*4882a593Smuzhiyun .start = irq,
342*4882a593Smuzhiyun .flags = IORESOURCE_IRQ,
343*4882a593Smuzhiyun },
344*4882a593Smuzhiyun };
345*4882a593Smuzhiyun struct tx4938ide_platform_info pdata = {
346*4882a593Smuzhiyun .ioport_shift = shift,
347*4882a593Smuzhiyun /*
348*4882a593Smuzhiyun * The IDE driver should not change bus timings if other ISA
349*4882a593Smuzhiyun * devices existed.
350*4882a593Smuzhiyun */
351*4882a593Smuzhiyun .gbus_clock = tune ? txx9_gbus_clock : 0,
352*4882a593Smuzhiyun };
353*4882a593Smuzhiyun u64 ebccr;
354*4882a593Smuzhiyun int i;
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun if ((__raw_readq(&tx4938_ccfgptr->pcfg) &
357*4882a593Smuzhiyun (TX4938_PCFG_ATA_SEL | TX4938_PCFG_NDF_SEL))
358*4882a593Smuzhiyun != TX4938_PCFG_ATA_SEL)
359*4882a593Smuzhiyun return;
360*4882a593Smuzhiyun for (i = 0; i < 8; i++) {
361*4882a593Smuzhiyun /* check EBCCRn.ISA, EBCCRn.BSZ, EBCCRn.ME */
362*4882a593Smuzhiyun ebccr = __raw_readq(&tx4938_ebuscptr->cr[i]);
363*4882a593Smuzhiyun if ((ebccr & 0x00f00008) == 0x00e00008)
364*4882a593Smuzhiyun break;
365*4882a593Smuzhiyun }
366*4882a593Smuzhiyun if (i == 8)
367*4882a593Smuzhiyun return;
368*4882a593Smuzhiyun pdata.ebus_ch = i;
369*4882a593Smuzhiyun res[0].start = ((ebccr >> 48) << 20) + 0x10000;
370*4882a593Smuzhiyun res[0].end = res[0].start + 0x20000 - 1;
371*4882a593Smuzhiyun pdev = platform_device_alloc("tx4938ide", -1);
372*4882a593Smuzhiyun if (!pdev ||
373*4882a593Smuzhiyun platform_device_add_resources(pdev, res, ARRAY_SIZE(res)) ||
374*4882a593Smuzhiyun platform_device_add_data(pdev, &pdata, sizeof(pdata)) ||
375*4882a593Smuzhiyun platform_device_add(pdev))
376*4882a593Smuzhiyun platform_device_put(pdev);
377*4882a593Smuzhiyun }
378*4882a593Smuzhiyun
tx4938_ndfmc_init(unsigned int hold,unsigned int spw)379*4882a593Smuzhiyun void __init tx4938_ndfmc_init(unsigned int hold, unsigned int spw)
380*4882a593Smuzhiyun {
381*4882a593Smuzhiyun struct txx9ndfmc_platform_data plat_data = {
382*4882a593Smuzhiyun .shift = 1,
383*4882a593Smuzhiyun .gbus_clock = txx9_gbus_clock,
384*4882a593Smuzhiyun .hold = hold,
385*4882a593Smuzhiyun .spw = spw,
386*4882a593Smuzhiyun .ch_mask = 1,
387*4882a593Smuzhiyun };
388*4882a593Smuzhiyun unsigned long baseaddr = TX4938_NDFMC_REG & 0xfffffffffULL;
389*4882a593Smuzhiyun
390*4882a593Smuzhiyun #ifdef __BIG_ENDIAN
391*4882a593Smuzhiyun baseaddr += 4;
392*4882a593Smuzhiyun #endif
393*4882a593Smuzhiyun if ((__raw_readq(&tx4938_ccfgptr->pcfg) &
394*4882a593Smuzhiyun (TX4938_PCFG_ATA_SEL|TX4938_PCFG_ISA_SEL|TX4938_PCFG_NDF_SEL)) ==
395*4882a593Smuzhiyun TX4938_PCFG_NDF_SEL)
396*4882a593Smuzhiyun txx9_ndfmc_init(baseaddr, &plat_data);
397*4882a593Smuzhiyun }
398*4882a593Smuzhiyun
tx4938_dmac_init(int memcpy_chan0,int memcpy_chan1)399*4882a593Smuzhiyun void __init tx4938_dmac_init(int memcpy_chan0, int memcpy_chan1)
400*4882a593Smuzhiyun {
401*4882a593Smuzhiyun struct txx9dmac_platform_data plat_data = {
402*4882a593Smuzhiyun .have_64bit_regs = true,
403*4882a593Smuzhiyun };
404*4882a593Smuzhiyun int i;
405*4882a593Smuzhiyun
406*4882a593Smuzhiyun for (i = 0; i < 2; i++) {
407*4882a593Smuzhiyun plat_data.memcpy_chan = i ? memcpy_chan1 : memcpy_chan0;
408*4882a593Smuzhiyun txx9_dmac_init(i, TX4938_DMA_REG(i) & 0xfffffffffULL,
409*4882a593Smuzhiyun TXX9_IRQ_BASE + TX4938_IR_DMA(i, 0),
410*4882a593Smuzhiyun &plat_data);
411*4882a593Smuzhiyun }
412*4882a593Smuzhiyun }
413*4882a593Smuzhiyun
tx4938_aclc_init(void)414*4882a593Smuzhiyun void __init tx4938_aclc_init(void)
415*4882a593Smuzhiyun {
416*4882a593Smuzhiyun u64 pcfg = __raw_readq(&tx4938_ccfgptr->pcfg);
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun if ((pcfg & TX4938_PCFG_SEL2) &&
419*4882a593Smuzhiyun !(pcfg & TX4938_PCFG_ETH0_SEL))
420*4882a593Smuzhiyun txx9_aclc_init(TX4938_ACLC_REG & 0xfffffffffULL,
421*4882a593Smuzhiyun TXX9_IRQ_BASE + TX4938_IR_ACLC,
422*4882a593Smuzhiyun 1, 0, 1);
423*4882a593Smuzhiyun }
424*4882a593Smuzhiyun
tx4938_sramc_init(void)425*4882a593Smuzhiyun void __init tx4938_sramc_init(void)
426*4882a593Smuzhiyun {
427*4882a593Smuzhiyun if (tx4938_sram_resource.start)
428*4882a593Smuzhiyun txx9_sramc_init(&tx4938_sram_resource);
429*4882a593Smuzhiyun }
430*4882a593Smuzhiyun
tx4938_stop_unused_modules(void)431*4882a593Smuzhiyun static void __init tx4938_stop_unused_modules(void)
432*4882a593Smuzhiyun {
433*4882a593Smuzhiyun __u64 pcfg, rst = 0, ckd = 0;
434*4882a593Smuzhiyun char buf[128];
435*4882a593Smuzhiyun
436*4882a593Smuzhiyun buf[0] = '\0';
437*4882a593Smuzhiyun local_irq_disable();
438*4882a593Smuzhiyun pcfg = ____raw_readq(&tx4938_ccfgptr->pcfg);
439*4882a593Smuzhiyun switch (txx9_pcode) {
440*4882a593Smuzhiyun case 0x4937:
441*4882a593Smuzhiyun if (!(pcfg & TX4938_PCFG_SEL2)) {
442*4882a593Smuzhiyun rst |= TX4938_CLKCTR_ACLRST;
443*4882a593Smuzhiyun ckd |= TX4938_CLKCTR_ACLCKD;
444*4882a593Smuzhiyun strcat(buf, " ACLC");
445*4882a593Smuzhiyun }
446*4882a593Smuzhiyun break;
447*4882a593Smuzhiyun case 0x4938:
448*4882a593Smuzhiyun if (!(pcfg & TX4938_PCFG_SEL2) ||
449*4882a593Smuzhiyun (pcfg & TX4938_PCFG_ETH0_SEL)) {
450*4882a593Smuzhiyun rst |= TX4938_CLKCTR_ACLRST;
451*4882a593Smuzhiyun ckd |= TX4938_CLKCTR_ACLCKD;
452*4882a593Smuzhiyun strcat(buf, " ACLC");
453*4882a593Smuzhiyun }
454*4882a593Smuzhiyun if ((pcfg &
455*4882a593Smuzhiyun (TX4938_PCFG_ATA_SEL | TX4938_PCFG_ISA_SEL |
456*4882a593Smuzhiyun TX4938_PCFG_NDF_SEL))
457*4882a593Smuzhiyun != TX4938_PCFG_NDF_SEL) {
458*4882a593Smuzhiyun rst |= TX4938_CLKCTR_NDFRST;
459*4882a593Smuzhiyun ckd |= TX4938_CLKCTR_NDFCKD;
460*4882a593Smuzhiyun strcat(buf, " NDFMC");
461*4882a593Smuzhiyun }
462*4882a593Smuzhiyun if (!(pcfg & TX4938_PCFG_SPI_SEL)) {
463*4882a593Smuzhiyun rst |= TX4938_CLKCTR_SPIRST;
464*4882a593Smuzhiyun ckd |= TX4938_CLKCTR_SPICKD;
465*4882a593Smuzhiyun strcat(buf, " SPI");
466*4882a593Smuzhiyun }
467*4882a593Smuzhiyun break;
468*4882a593Smuzhiyun }
469*4882a593Smuzhiyun if (rst | ckd) {
470*4882a593Smuzhiyun txx9_set64(&tx4938_ccfgptr->clkctr, rst);
471*4882a593Smuzhiyun txx9_set64(&tx4938_ccfgptr->clkctr, ckd);
472*4882a593Smuzhiyun }
473*4882a593Smuzhiyun local_irq_enable();
474*4882a593Smuzhiyun if (buf[0])
475*4882a593Smuzhiyun pr_info("%s: stop%s\n", txx9_pcode_str, buf);
476*4882a593Smuzhiyun }
477*4882a593Smuzhiyun
tx4938_late_init(void)478*4882a593Smuzhiyun static int __init tx4938_late_init(void)
479*4882a593Smuzhiyun {
480*4882a593Smuzhiyun if (txx9_pcode != 0x4937 && txx9_pcode != 0x4938)
481*4882a593Smuzhiyun return -ENODEV;
482*4882a593Smuzhiyun tx4938_stop_unused_modules();
483*4882a593Smuzhiyun return 0;
484*4882a593Smuzhiyun }
485*4882a593Smuzhiyun late_initcall(tx4938_late_init);
486