1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * TX4927 setup routines
3*4882a593Smuzhiyun * Based on linux/arch/mips/txx9/rbtx4938/setup.c,
4*4882a593Smuzhiyun * and RBTX49xx patch from CELF patch archive.
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * 2003-2005 (c) MontaVista Software, Inc.
7*4882a593Smuzhiyun * (C) Copyright TOSHIBA CORPORATION 2000-2001, 2004-2007
8*4882a593Smuzhiyun *
9*4882a593Smuzhiyun * This file is subject to the terms and conditions of the GNU General Public
10*4882a593Smuzhiyun * License. See the file "COPYING" in the main directory of this archive
11*4882a593Smuzhiyun * for more details.
12*4882a593Smuzhiyun */
13*4882a593Smuzhiyun #include <linux/init.h>
14*4882a593Smuzhiyun #include <linux/ioport.h>
15*4882a593Smuzhiyun #include <linux/delay.h>
16*4882a593Smuzhiyun #include <linux/param.h>
17*4882a593Smuzhiyun #include <linux/ptrace.h>
18*4882a593Smuzhiyun #include <linux/mtd/physmap.h>
19*4882a593Smuzhiyun #include <asm/reboot.h>
20*4882a593Smuzhiyun #include <asm/traps.h>
21*4882a593Smuzhiyun #include <asm/txx9irq.h>
22*4882a593Smuzhiyun #include <asm/txx9tmr.h>
23*4882a593Smuzhiyun #include <asm/txx9pio.h>
24*4882a593Smuzhiyun #include <asm/txx9/generic.h>
25*4882a593Smuzhiyun #include <asm/txx9/dmac.h>
26*4882a593Smuzhiyun #include <asm/txx9/tx4927.h>
27*4882a593Smuzhiyun
tx4927_wdr_init(void)28*4882a593Smuzhiyun static void __init tx4927_wdr_init(void)
29*4882a593Smuzhiyun {
30*4882a593Smuzhiyun /* report watchdog reset status */
31*4882a593Smuzhiyun if (____raw_readq(&tx4927_ccfgptr->ccfg) & TX4927_CCFG_WDRST)
32*4882a593Smuzhiyun pr_warn("Watchdog reset detected at 0x%lx\n",
33*4882a593Smuzhiyun read_c0_errorepc());
34*4882a593Smuzhiyun /* clear WatchDogReset (W1C) */
35*4882a593Smuzhiyun tx4927_ccfg_set(TX4927_CCFG_WDRST);
36*4882a593Smuzhiyun /* do reset on watchdog */
37*4882a593Smuzhiyun tx4927_ccfg_set(TX4927_CCFG_WR);
38*4882a593Smuzhiyun }
39*4882a593Smuzhiyun
tx4927_wdt_init(void)40*4882a593Smuzhiyun void __init tx4927_wdt_init(void)
41*4882a593Smuzhiyun {
42*4882a593Smuzhiyun txx9_wdt_init(TX4927_TMR_REG(2) & 0xfffffffffULL);
43*4882a593Smuzhiyun }
44*4882a593Smuzhiyun
tx4927_machine_restart(char * command)45*4882a593Smuzhiyun static void tx4927_machine_restart(char *command)
46*4882a593Smuzhiyun {
47*4882a593Smuzhiyun local_irq_disable();
48*4882a593Smuzhiyun pr_emerg("Rebooting (with %s watchdog reset)...\n",
49*4882a593Smuzhiyun (____raw_readq(&tx4927_ccfgptr->ccfg) & TX4927_CCFG_WDREXEN) ?
50*4882a593Smuzhiyun "external" : "internal");
51*4882a593Smuzhiyun /* clear watchdog status */
52*4882a593Smuzhiyun tx4927_ccfg_set(TX4927_CCFG_WDRST); /* W1C */
53*4882a593Smuzhiyun txx9_wdt_now(TX4927_TMR_REG(2) & 0xfffffffffULL);
54*4882a593Smuzhiyun while (!(____raw_readq(&tx4927_ccfgptr->ccfg) & TX4927_CCFG_WDRST))
55*4882a593Smuzhiyun ;
56*4882a593Smuzhiyun mdelay(10);
57*4882a593Smuzhiyun if (____raw_readq(&tx4927_ccfgptr->ccfg) & TX4927_CCFG_WDREXEN) {
58*4882a593Smuzhiyun pr_emerg("Rebooting (with internal watchdog reset)...\n");
59*4882a593Smuzhiyun /* External WDRST failed. Do internal watchdog reset */
60*4882a593Smuzhiyun tx4927_ccfg_clear(TX4927_CCFG_WDREXEN);
61*4882a593Smuzhiyun }
62*4882a593Smuzhiyun /* fallback */
63*4882a593Smuzhiyun (*_machine_halt)();
64*4882a593Smuzhiyun }
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun void show_registers(struct pt_regs *regs);
tx4927_be_handler(struct pt_regs * regs,int is_fixup)67*4882a593Smuzhiyun static int tx4927_be_handler(struct pt_regs *regs, int is_fixup)
68*4882a593Smuzhiyun {
69*4882a593Smuzhiyun int data = regs->cp0_cause & 4;
70*4882a593Smuzhiyun console_verbose();
71*4882a593Smuzhiyun pr_err("%cBE exception at %#lx\n", data ? 'D' : 'I', regs->cp0_epc);
72*4882a593Smuzhiyun pr_err("ccfg:%llx, toea:%llx\n",
73*4882a593Smuzhiyun (unsigned long long)____raw_readq(&tx4927_ccfgptr->ccfg),
74*4882a593Smuzhiyun (unsigned long long)____raw_readq(&tx4927_ccfgptr->toea));
75*4882a593Smuzhiyun #ifdef CONFIG_PCI
76*4882a593Smuzhiyun tx4927_report_pcic_status();
77*4882a593Smuzhiyun #endif
78*4882a593Smuzhiyun show_registers(regs);
79*4882a593Smuzhiyun panic("BusError!");
80*4882a593Smuzhiyun }
tx4927_be_init(void)81*4882a593Smuzhiyun static void __init tx4927_be_init(void)
82*4882a593Smuzhiyun {
83*4882a593Smuzhiyun board_be_handler = tx4927_be_handler;
84*4882a593Smuzhiyun }
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun static struct resource tx4927_sdram_resource[4];
87*4882a593Smuzhiyun
tx4927_setup(void)88*4882a593Smuzhiyun void __init tx4927_setup(void)
89*4882a593Smuzhiyun {
90*4882a593Smuzhiyun int i;
91*4882a593Smuzhiyun __u32 divmode;
92*4882a593Smuzhiyun unsigned int cpuclk = 0;
93*4882a593Smuzhiyun u64 ccfg;
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun txx9_reg_res_init(TX4927_REV_PCODE(), TX4927_REG_BASE,
96*4882a593Smuzhiyun TX4927_REG_SIZE);
97*4882a593Smuzhiyun set_c0_config(TX49_CONF_CWFON);
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun /* SDRAMC,EBUSC are configured by PROM */
100*4882a593Smuzhiyun for (i = 0; i < 8; i++) {
101*4882a593Smuzhiyun if (!(TX4927_EBUSC_CR(i) & 0x8))
102*4882a593Smuzhiyun continue; /* disabled */
103*4882a593Smuzhiyun txx9_ce_res[i].start = (unsigned long)TX4927_EBUSC_BA(i);
104*4882a593Smuzhiyun txx9_ce_res[i].end =
105*4882a593Smuzhiyun txx9_ce_res[i].start + TX4927_EBUSC_SIZE(i) - 1;
106*4882a593Smuzhiyun request_resource(&iomem_resource, &txx9_ce_res[i]);
107*4882a593Smuzhiyun }
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun /* clocks */
110*4882a593Smuzhiyun ccfg = ____raw_readq(&tx4927_ccfgptr->ccfg);
111*4882a593Smuzhiyun if (txx9_master_clock) {
112*4882a593Smuzhiyun /* calculate gbus_clock and cpu_clock from master_clock */
113*4882a593Smuzhiyun divmode = (__u32)ccfg & TX4927_CCFG_DIVMODE_MASK;
114*4882a593Smuzhiyun switch (divmode) {
115*4882a593Smuzhiyun case TX4927_CCFG_DIVMODE_8:
116*4882a593Smuzhiyun case TX4927_CCFG_DIVMODE_10:
117*4882a593Smuzhiyun case TX4927_CCFG_DIVMODE_12:
118*4882a593Smuzhiyun case TX4927_CCFG_DIVMODE_16:
119*4882a593Smuzhiyun txx9_gbus_clock = txx9_master_clock * 4; break;
120*4882a593Smuzhiyun default:
121*4882a593Smuzhiyun txx9_gbus_clock = txx9_master_clock;
122*4882a593Smuzhiyun }
123*4882a593Smuzhiyun switch (divmode) {
124*4882a593Smuzhiyun case TX4927_CCFG_DIVMODE_2:
125*4882a593Smuzhiyun case TX4927_CCFG_DIVMODE_8:
126*4882a593Smuzhiyun cpuclk = txx9_gbus_clock * 2; break;
127*4882a593Smuzhiyun case TX4927_CCFG_DIVMODE_2_5:
128*4882a593Smuzhiyun case TX4927_CCFG_DIVMODE_10:
129*4882a593Smuzhiyun cpuclk = txx9_gbus_clock * 5 / 2; break;
130*4882a593Smuzhiyun case TX4927_CCFG_DIVMODE_3:
131*4882a593Smuzhiyun case TX4927_CCFG_DIVMODE_12:
132*4882a593Smuzhiyun cpuclk = txx9_gbus_clock * 3; break;
133*4882a593Smuzhiyun case TX4927_CCFG_DIVMODE_4:
134*4882a593Smuzhiyun case TX4927_CCFG_DIVMODE_16:
135*4882a593Smuzhiyun cpuclk = txx9_gbus_clock * 4; break;
136*4882a593Smuzhiyun }
137*4882a593Smuzhiyun txx9_cpu_clock = cpuclk;
138*4882a593Smuzhiyun } else {
139*4882a593Smuzhiyun if (txx9_cpu_clock == 0)
140*4882a593Smuzhiyun txx9_cpu_clock = 200000000; /* 200MHz */
141*4882a593Smuzhiyun /* calculate gbus_clock and master_clock from cpu_clock */
142*4882a593Smuzhiyun cpuclk = txx9_cpu_clock;
143*4882a593Smuzhiyun divmode = (__u32)ccfg & TX4927_CCFG_DIVMODE_MASK;
144*4882a593Smuzhiyun switch (divmode) {
145*4882a593Smuzhiyun case TX4927_CCFG_DIVMODE_2:
146*4882a593Smuzhiyun case TX4927_CCFG_DIVMODE_8:
147*4882a593Smuzhiyun txx9_gbus_clock = cpuclk / 2; break;
148*4882a593Smuzhiyun case TX4927_CCFG_DIVMODE_2_5:
149*4882a593Smuzhiyun case TX4927_CCFG_DIVMODE_10:
150*4882a593Smuzhiyun txx9_gbus_clock = cpuclk * 2 / 5; break;
151*4882a593Smuzhiyun case TX4927_CCFG_DIVMODE_3:
152*4882a593Smuzhiyun case TX4927_CCFG_DIVMODE_12:
153*4882a593Smuzhiyun txx9_gbus_clock = cpuclk / 3; break;
154*4882a593Smuzhiyun case TX4927_CCFG_DIVMODE_4:
155*4882a593Smuzhiyun case TX4927_CCFG_DIVMODE_16:
156*4882a593Smuzhiyun txx9_gbus_clock = cpuclk / 4; break;
157*4882a593Smuzhiyun }
158*4882a593Smuzhiyun switch (divmode) {
159*4882a593Smuzhiyun case TX4927_CCFG_DIVMODE_8:
160*4882a593Smuzhiyun case TX4927_CCFG_DIVMODE_10:
161*4882a593Smuzhiyun case TX4927_CCFG_DIVMODE_12:
162*4882a593Smuzhiyun case TX4927_CCFG_DIVMODE_16:
163*4882a593Smuzhiyun txx9_master_clock = txx9_gbus_clock / 4; break;
164*4882a593Smuzhiyun default:
165*4882a593Smuzhiyun txx9_master_clock = txx9_gbus_clock;
166*4882a593Smuzhiyun }
167*4882a593Smuzhiyun }
168*4882a593Smuzhiyun /* change default value to udelay/mdelay take reasonable time */
169*4882a593Smuzhiyun loops_per_jiffy = txx9_cpu_clock / HZ / 2;
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun /* CCFG */
172*4882a593Smuzhiyun tx4927_wdr_init();
173*4882a593Smuzhiyun /* clear BusErrorOnWrite flag (W1C) */
174*4882a593Smuzhiyun tx4927_ccfg_set(TX4927_CCFG_BEOW);
175*4882a593Smuzhiyun /* enable Timeout BusError */
176*4882a593Smuzhiyun if (txx9_ccfg_toeon)
177*4882a593Smuzhiyun tx4927_ccfg_set(TX4927_CCFG_TOE);
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun /* DMA selection */
180*4882a593Smuzhiyun txx9_clear64(&tx4927_ccfgptr->pcfg, TX4927_PCFG_DMASEL_ALL);
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun /* Use external clock for external arbiter */
183*4882a593Smuzhiyun if (!(____raw_readq(&tx4927_ccfgptr->ccfg) & TX4927_CCFG_PCIARB))
184*4882a593Smuzhiyun txx9_clear64(&tx4927_ccfgptr->pcfg, TX4927_PCFG_PCICLKEN_ALL);
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun pr_info("%s -- %dMHz(M%dMHz) CRIR:%08x CCFG:%llx PCFG:%llx\n",
187*4882a593Smuzhiyun txx9_pcode_str, (cpuclk + 500000) / 1000000,
188*4882a593Smuzhiyun (txx9_master_clock + 500000) / 1000000,
189*4882a593Smuzhiyun (__u32)____raw_readq(&tx4927_ccfgptr->crir),
190*4882a593Smuzhiyun ____raw_readq(&tx4927_ccfgptr->ccfg),
191*4882a593Smuzhiyun ____raw_readq(&tx4927_ccfgptr->pcfg));
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun pr_info("%s SDRAMC --", txx9_pcode_str);
194*4882a593Smuzhiyun for (i = 0; i < 4; i++) {
195*4882a593Smuzhiyun __u64 cr = TX4927_SDRAMC_CR(i);
196*4882a593Smuzhiyun unsigned long base, size;
197*4882a593Smuzhiyun if (!((__u32)cr & 0x00000400))
198*4882a593Smuzhiyun continue; /* disabled */
199*4882a593Smuzhiyun base = (unsigned long)(cr >> 49) << 21;
200*4882a593Smuzhiyun size = (((unsigned long)(cr >> 33) & 0x7fff) + 1) << 21;
201*4882a593Smuzhiyun pr_cont(" CR%d:%016llx", i, cr);
202*4882a593Smuzhiyun tx4927_sdram_resource[i].name = "SDRAM";
203*4882a593Smuzhiyun tx4927_sdram_resource[i].start = base;
204*4882a593Smuzhiyun tx4927_sdram_resource[i].end = base + size - 1;
205*4882a593Smuzhiyun tx4927_sdram_resource[i].flags = IORESOURCE_MEM;
206*4882a593Smuzhiyun request_resource(&iomem_resource, &tx4927_sdram_resource[i]);
207*4882a593Smuzhiyun }
208*4882a593Smuzhiyun pr_cont(" TR:%09llx\n", ____raw_readq(&tx4927_sdramcptr->tr));
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun /* TMR */
211*4882a593Smuzhiyun /* disable all timers */
212*4882a593Smuzhiyun for (i = 0; i < TX4927_NR_TMR; i++)
213*4882a593Smuzhiyun txx9_tmr_init(TX4927_TMR_REG(i) & 0xfffffffffULL);
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun /* PIO */
216*4882a593Smuzhiyun __raw_writel(0, &tx4927_pioptr->maskcpu);
217*4882a593Smuzhiyun __raw_writel(0, &tx4927_pioptr->maskext);
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun _machine_restart = tx4927_machine_restart;
220*4882a593Smuzhiyun board_be_init = tx4927_be_init;
221*4882a593Smuzhiyun }
222*4882a593Smuzhiyun
tx4927_time_init(unsigned int tmrnr)223*4882a593Smuzhiyun void __init tx4927_time_init(unsigned int tmrnr)
224*4882a593Smuzhiyun {
225*4882a593Smuzhiyun if (____raw_readq(&tx4927_ccfgptr->ccfg) & TX4927_CCFG_TINTDIS)
226*4882a593Smuzhiyun txx9_clockevent_init(TX4927_TMR_REG(tmrnr) & 0xfffffffffULL,
227*4882a593Smuzhiyun TXX9_IRQ_BASE + TX4927_IR_TMR(tmrnr),
228*4882a593Smuzhiyun TXX9_IMCLK);
229*4882a593Smuzhiyun }
230*4882a593Smuzhiyun
tx4927_sio_init(unsigned int sclk,unsigned int cts_mask)231*4882a593Smuzhiyun void __init tx4927_sio_init(unsigned int sclk, unsigned int cts_mask)
232*4882a593Smuzhiyun {
233*4882a593Smuzhiyun int i;
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun for (i = 0; i < 2; i++)
236*4882a593Smuzhiyun txx9_sio_init(TX4927_SIO_REG(i) & 0xfffffffffULL,
237*4882a593Smuzhiyun TXX9_IRQ_BASE + TX4927_IR_SIO(i),
238*4882a593Smuzhiyun i, sclk, (1 << i) & cts_mask);
239*4882a593Smuzhiyun }
240*4882a593Smuzhiyun
tx4927_mtd_init(int ch)241*4882a593Smuzhiyun void __init tx4927_mtd_init(int ch)
242*4882a593Smuzhiyun {
243*4882a593Smuzhiyun struct physmap_flash_data pdata = {
244*4882a593Smuzhiyun .width = TX4927_EBUSC_WIDTH(ch) / 8,
245*4882a593Smuzhiyun };
246*4882a593Smuzhiyun unsigned long start = txx9_ce_res[ch].start;
247*4882a593Smuzhiyun unsigned long size = txx9_ce_res[ch].end - start + 1;
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun if (!(TX4927_EBUSC_CR(ch) & 0x8))
250*4882a593Smuzhiyun return; /* disabled */
251*4882a593Smuzhiyun txx9_physmap_flash_init(ch, start, size, &pdata);
252*4882a593Smuzhiyun }
253*4882a593Smuzhiyun
tx4927_dmac_init(int memcpy_chan)254*4882a593Smuzhiyun void __init tx4927_dmac_init(int memcpy_chan)
255*4882a593Smuzhiyun {
256*4882a593Smuzhiyun struct txx9dmac_platform_data plat_data = {
257*4882a593Smuzhiyun .memcpy_chan = memcpy_chan,
258*4882a593Smuzhiyun .have_64bit_regs = true,
259*4882a593Smuzhiyun };
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun txx9_dmac_init(0, TX4927_DMA_REG & 0xfffffffffULL,
262*4882a593Smuzhiyun TXX9_IRQ_BASE + TX4927_IR_DMA(0), &plat_data);
263*4882a593Smuzhiyun }
264*4882a593Smuzhiyun
tx4927_aclc_init(unsigned int dma_chan_out,unsigned int dma_chan_in)265*4882a593Smuzhiyun void __init tx4927_aclc_init(unsigned int dma_chan_out,
266*4882a593Smuzhiyun unsigned int dma_chan_in)
267*4882a593Smuzhiyun {
268*4882a593Smuzhiyun u64 pcfg = __raw_readq(&tx4927_ccfgptr->pcfg);
269*4882a593Smuzhiyun __u64 dmasel_mask = 0, dmasel = 0;
270*4882a593Smuzhiyun unsigned long flags;
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun if (!(pcfg & TX4927_PCFG_SEL2))
273*4882a593Smuzhiyun return;
274*4882a593Smuzhiyun /* setup DMASEL (playback:ACLC ch0, capture:ACLC ch1) */
275*4882a593Smuzhiyun switch (dma_chan_out) {
276*4882a593Smuzhiyun case 0:
277*4882a593Smuzhiyun dmasel_mask |= TX4927_PCFG_DMASEL0_MASK;
278*4882a593Smuzhiyun dmasel |= TX4927_PCFG_DMASEL0_ACL0;
279*4882a593Smuzhiyun break;
280*4882a593Smuzhiyun case 2:
281*4882a593Smuzhiyun dmasel_mask |= TX4927_PCFG_DMASEL2_MASK;
282*4882a593Smuzhiyun dmasel |= TX4927_PCFG_DMASEL2_ACL0;
283*4882a593Smuzhiyun break;
284*4882a593Smuzhiyun default:
285*4882a593Smuzhiyun return;
286*4882a593Smuzhiyun }
287*4882a593Smuzhiyun switch (dma_chan_in) {
288*4882a593Smuzhiyun case 1:
289*4882a593Smuzhiyun dmasel_mask |= TX4927_PCFG_DMASEL1_MASK;
290*4882a593Smuzhiyun dmasel |= TX4927_PCFG_DMASEL1_ACL1;
291*4882a593Smuzhiyun break;
292*4882a593Smuzhiyun case 3:
293*4882a593Smuzhiyun dmasel_mask |= TX4927_PCFG_DMASEL3_MASK;
294*4882a593Smuzhiyun dmasel |= TX4927_PCFG_DMASEL3_ACL1;
295*4882a593Smuzhiyun break;
296*4882a593Smuzhiyun default:
297*4882a593Smuzhiyun return;
298*4882a593Smuzhiyun }
299*4882a593Smuzhiyun local_irq_save(flags);
300*4882a593Smuzhiyun txx9_clear64(&tx4927_ccfgptr->pcfg, dmasel_mask);
301*4882a593Smuzhiyun txx9_set64(&tx4927_ccfgptr->pcfg, dmasel);
302*4882a593Smuzhiyun local_irq_restore(flags);
303*4882a593Smuzhiyun txx9_aclc_init(TX4927_ACLC_REG & 0xfffffffffULL,
304*4882a593Smuzhiyun TXX9_IRQ_BASE + TX4927_IR_ACLC,
305*4882a593Smuzhiyun 0, dma_chan_out, dma_chan_in);
306*4882a593Smuzhiyun }
307*4882a593Smuzhiyun
tx4927_stop_unused_modules(void)308*4882a593Smuzhiyun static void __init tx4927_stop_unused_modules(void)
309*4882a593Smuzhiyun {
310*4882a593Smuzhiyun __u64 pcfg, rst = 0, ckd = 0;
311*4882a593Smuzhiyun char buf[128];
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun buf[0] = '\0';
314*4882a593Smuzhiyun local_irq_disable();
315*4882a593Smuzhiyun pcfg = ____raw_readq(&tx4927_ccfgptr->pcfg);
316*4882a593Smuzhiyun if (!(pcfg & TX4927_PCFG_SEL2)) {
317*4882a593Smuzhiyun rst |= TX4927_CLKCTR_ACLRST;
318*4882a593Smuzhiyun ckd |= TX4927_CLKCTR_ACLCKD;
319*4882a593Smuzhiyun strcat(buf, " ACLC");
320*4882a593Smuzhiyun }
321*4882a593Smuzhiyun if (rst | ckd) {
322*4882a593Smuzhiyun txx9_set64(&tx4927_ccfgptr->clkctr, rst);
323*4882a593Smuzhiyun txx9_set64(&tx4927_ccfgptr->clkctr, ckd);
324*4882a593Smuzhiyun }
325*4882a593Smuzhiyun local_irq_enable();
326*4882a593Smuzhiyun if (buf[0])
327*4882a593Smuzhiyun pr_info("%s: stop%s\n", txx9_pcode_str, buf);
328*4882a593Smuzhiyun }
329*4882a593Smuzhiyun
tx4927_late_init(void)330*4882a593Smuzhiyun static int __init tx4927_late_init(void)
331*4882a593Smuzhiyun {
332*4882a593Smuzhiyun if (txx9_pcode != 0x4927)
333*4882a593Smuzhiyun return -ENODEV;
334*4882a593Smuzhiyun tx4927_stop_unused_modules();
335*4882a593Smuzhiyun return 0;
336*4882a593Smuzhiyun }
337*4882a593Smuzhiyun late_initcall(tx4927_late_init);
338