xref: /OK3568_Linux_fs/kernel/arch/mips/txx9/generic/setup_tx3927.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * TX3927 setup routines
3*4882a593Smuzhiyun  * Based on linux/arch/mips/txx9/jmr3927/setup.c
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright 2001 MontaVista Software Inc.
6*4882a593Smuzhiyun  * Copyright (C) 2000-2001 Toshiba Corporation
7*4882a593Smuzhiyun  * Copyright (C) 2007 Ralf Baechle (ralf@linux-mips.org)
8*4882a593Smuzhiyun  *
9*4882a593Smuzhiyun  * This file is subject to the terms and conditions of the GNU General Public
10*4882a593Smuzhiyun  * License.  See the file "COPYING" in the main directory of this archive
11*4882a593Smuzhiyun  * for more details.
12*4882a593Smuzhiyun  */
13*4882a593Smuzhiyun #include <linux/init.h>
14*4882a593Smuzhiyun #include <linux/ioport.h>
15*4882a593Smuzhiyun #include <linux/delay.h>
16*4882a593Smuzhiyun #include <linux/param.h>
17*4882a593Smuzhiyun #include <linux/io.h>
18*4882a593Smuzhiyun #include <linux/mtd/physmap.h>
19*4882a593Smuzhiyun #include <asm/mipsregs.h>
20*4882a593Smuzhiyun #include <asm/txx9irq.h>
21*4882a593Smuzhiyun #include <asm/txx9tmr.h>
22*4882a593Smuzhiyun #include <asm/txx9pio.h>
23*4882a593Smuzhiyun #include <asm/txx9/generic.h>
24*4882a593Smuzhiyun #include <asm/txx9/tx3927.h>
25*4882a593Smuzhiyun 
tx3927_wdt_init(void)26*4882a593Smuzhiyun void __init tx3927_wdt_init(void)
27*4882a593Smuzhiyun {
28*4882a593Smuzhiyun 	txx9_wdt_init(TX3927_TMR_REG(2));
29*4882a593Smuzhiyun }
30*4882a593Smuzhiyun 
tx3927_setup(void)31*4882a593Smuzhiyun void __init tx3927_setup(void)
32*4882a593Smuzhiyun {
33*4882a593Smuzhiyun 	int i;
34*4882a593Smuzhiyun 	unsigned int conf;
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun 	txx9_reg_res_init(TX3927_REV_PCODE(), TX3927_REG_BASE,
37*4882a593Smuzhiyun 			  TX3927_REG_SIZE);
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun 	/* SDRAMC,ROMC are configured by PROM */
40*4882a593Smuzhiyun 	for (i = 0; i < 8; i++) {
41*4882a593Smuzhiyun 		if (!(tx3927_romcptr->cr[i] & 0x8))
42*4882a593Smuzhiyun 			continue;	/* disabled */
43*4882a593Smuzhiyun 		txx9_ce_res[i].start = (unsigned long)TX3927_ROMC_BA(i);
44*4882a593Smuzhiyun 		txx9_ce_res[i].end =
45*4882a593Smuzhiyun 			txx9_ce_res[i].start + TX3927_ROMC_SIZE(i) - 1;
46*4882a593Smuzhiyun 		request_resource(&iomem_resource, &txx9_ce_res[i]);
47*4882a593Smuzhiyun 	}
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun 	/* clocks */
50*4882a593Smuzhiyun 	txx9_gbus_clock = txx9_cpu_clock / 2;
51*4882a593Smuzhiyun 	/* change default value to udelay/mdelay take reasonable time */
52*4882a593Smuzhiyun 	loops_per_jiffy = txx9_cpu_clock / HZ / 2;
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun 	/* CCFG */
55*4882a593Smuzhiyun 	/* enable Timeout BusError */
56*4882a593Smuzhiyun 	if (txx9_ccfg_toeon)
57*4882a593Smuzhiyun 		tx3927_ccfgptr->ccfg |= TX3927_CCFG_TOE;
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun 	/* clear BusErrorOnWrite flag */
60*4882a593Smuzhiyun 	tx3927_ccfgptr->ccfg &= ~TX3927_CCFG_BEOW;
61*4882a593Smuzhiyun 	if (read_c0_conf() & TX39_CONF_WBON)
62*4882a593Smuzhiyun 		/* Disable PCI snoop */
63*4882a593Smuzhiyun 		tx3927_ccfgptr->ccfg &= ~TX3927_CCFG_PSNP;
64*4882a593Smuzhiyun 	else
65*4882a593Smuzhiyun 		/* Enable PCI SNOOP - with write through only */
66*4882a593Smuzhiyun 		tx3927_ccfgptr->ccfg |= TX3927_CCFG_PSNP;
67*4882a593Smuzhiyun 	/* do reset on watchdog */
68*4882a593Smuzhiyun 	tx3927_ccfgptr->ccfg |= TX3927_CCFG_WR;
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun 	pr_info("TX3927 -- CRIR:%08lx CCFG:%08lx PCFG:%08lx\n",
71*4882a593Smuzhiyun 		tx3927_ccfgptr->crir, tx3927_ccfgptr->ccfg,
72*4882a593Smuzhiyun 		tx3927_ccfgptr->pcfg);
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun 	/* TMR */
75*4882a593Smuzhiyun 	for (i = 0; i < TX3927_NR_TMR; i++)
76*4882a593Smuzhiyun 		txx9_tmr_init(TX3927_TMR_REG(i));
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun 	/* DMA */
79*4882a593Smuzhiyun 	tx3927_dmaptr->mcr = 0;
80*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(tx3927_dmaptr->ch); i++) {
81*4882a593Smuzhiyun 		/* reset channel */
82*4882a593Smuzhiyun 		tx3927_dmaptr->ch[i].ccr = TX3927_DMA_CCR_CHRST;
83*4882a593Smuzhiyun 		tx3927_dmaptr->ch[i].ccr = 0;
84*4882a593Smuzhiyun 	}
85*4882a593Smuzhiyun 	/* enable DMA */
86*4882a593Smuzhiyun #ifdef __BIG_ENDIAN
87*4882a593Smuzhiyun 	tx3927_dmaptr->mcr = TX3927_DMA_MCR_MSTEN;
88*4882a593Smuzhiyun #else
89*4882a593Smuzhiyun 	tx3927_dmaptr->mcr = TX3927_DMA_MCR_MSTEN | TX3927_DMA_MCR_LE;
90*4882a593Smuzhiyun #endif
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun 	/* PIO */
93*4882a593Smuzhiyun 	__raw_writel(0, &tx3927_pioptr->maskcpu);
94*4882a593Smuzhiyun 	__raw_writel(0, &tx3927_pioptr->maskext);
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun 	conf = read_c0_conf();
97*4882a593Smuzhiyun 	if (conf & TX39_CONF_DCE) {
98*4882a593Smuzhiyun 		if (!(conf & TX39_CONF_WBON))
99*4882a593Smuzhiyun 			pr_info("TX3927 D-Cache WriteThrough.\n");
100*4882a593Smuzhiyun 		else if (!(conf & TX39_CONF_CWFON))
101*4882a593Smuzhiyun 			pr_info("TX3927 D-Cache WriteBack.\n");
102*4882a593Smuzhiyun 		else
103*4882a593Smuzhiyun 			pr_info("TX3927 D-Cache WriteBack (CWF) .\n");
104*4882a593Smuzhiyun 	}
105*4882a593Smuzhiyun }
106*4882a593Smuzhiyun 
tx3927_time_init(unsigned int evt_tmrnr,unsigned int src_tmrnr)107*4882a593Smuzhiyun void __init tx3927_time_init(unsigned int evt_tmrnr, unsigned int src_tmrnr)
108*4882a593Smuzhiyun {
109*4882a593Smuzhiyun 	txx9_clockevent_init(TX3927_TMR_REG(evt_tmrnr),
110*4882a593Smuzhiyun 			     TXX9_IRQ_BASE + TX3927_IR_TMR(evt_tmrnr),
111*4882a593Smuzhiyun 			     TXX9_IMCLK);
112*4882a593Smuzhiyun 	txx9_clocksource_init(TX3927_TMR_REG(src_tmrnr), TXX9_IMCLK);
113*4882a593Smuzhiyun }
114*4882a593Smuzhiyun 
tx3927_sio_init(unsigned int sclk,unsigned int cts_mask)115*4882a593Smuzhiyun void __init tx3927_sio_init(unsigned int sclk, unsigned int cts_mask)
116*4882a593Smuzhiyun {
117*4882a593Smuzhiyun 	int i;
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun 	for (i = 0; i < 2; i++)
120*4882a593Smuzhiyun 		txx9_sio_init(TX3927_SIO_REG(i),
121*4882a593Smuzhiyun 			      TXX9_IRQ_BASE + TX3927_IR_SIO(i),
122*4882a593Smuzhiyun 			      i, sclk, (1 << i) & cts_mask);
123*4882a593Smuzhiyun }
124*4882a593Smuzhiyun 
tx3927_mtd_init(int ch)125*4882a593Smuzhiyun void __init tx3927_mtd_init(int ch)
126*4882a593Smuzhiyun {
127*4882a593Smuzhiyun 	struct physmap_flash_data pdata = {
128*4882a593Smuzhiyun 		.width = TX3927_ROMC_WIDTH(ch) / 8,
129*4882a593Smuzhiyun 	};
130*4882a593Smuzhiyun 	unsigned long start = txx9_ce_res[ch].start;
131*4882a593Smuzhiyun 	unsigned long size = txx9_ce_res[ch].end - start + 1;
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun 	if (!(tx3927_romcptr->cr[ch] & 0x8))
134*4882a593Smuzhiyun 		return; /* disabled */
135*4882a593Smuzhiyun 	txx9_physmap_flash_init(ch, start, size, &pdata);
136*4882a593Smuzhiyun }
137