xref: /OK3568_Linux_fs/kernel/arch/mips/txx9/generic/irq_tx4939.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * TX4939 irq routines
3*4882a593Smuzhiyun  * Based on linux/arch/mips/kernel/irq_txx9.c,
4*4882a593Smuzhiyun  *	    and RBTX49xx patch from CELF patch archive.
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * Copyright 2001, 2003-2005 MontaVista Software Inc.
7*4882a593Smuzhiyun  * Author: MontaVista Software, Inc.
8*4882a593Smuzhiyun  *	   ahennessy@mvista.com
9*4882a593Smuzhiyun  *	   source@mvista.com
10*4882a593Smuzhiyun  * Copyright (C) 2000-2001,2005-2007 Toshiba Corporation
11*4882a593Smuzhiyun  *
12*4882a593Smuzhiyun  * This file is subject to the terms and conditions of the GNU General Public
13*4882a593Smuzhiyun  * License.  See the file "COPYING" in the main directory of this archive
14*4882a593Smuzhiyun  * for more details.
15*4882a593Smuzhiyun  */
16*4882a593Smuzhiyun /*
17*4882a593Smuzhiyun  * TX4939 defines 64 IRQs.
18*4882a593Smuzhiyun  * Similer to irq_txx9.c but different register layouts.
19*4882a593Smuzhiyun  */
20*4882a593Smuzhiyun #include <linux/init.h>
21*4882a593Smuzhiyun #include <linux/interrupt.h>
22*4882a593Smuzhiyun #include <linux/irq.h>
23*4882a593Smuzhiyun #include <linux/types.h>
24*4882a593Smuzhiyun #include <asm/irq_cpu.h>
25*4882a593Smuzhiyun #include <asm/txx9irq.h>
26*4882a593Smuzhiyun #include <asm/txx9/tx4939.h>
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun /* IRCER : Int. Control Enable */
29*4882a593Smuzhiyun #define TXx9_IRCER_ICE	0x00000001
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun /* IRCR : Int. Control */
32*4882a593Smuzhiyun #define TXx9_IRCR_LOW	0x00000000
33*4882a593Smuzhiyun #define TXx9_IRCR_HIGH	0x00000001
34*4882a593Smuzhiyun #define TXx9_IRCR_DOWN	0x00000002
35*4882a593Smuzhiyun #define TXx9_IRCR_UP	0x00000003
36*4882a593Smuzhiyun #define TXx9_IRCR_EDGE(cr)	((cr) & 0x00000002)
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun /* IRSCR : Int. Status Control */
39*4882a593Smuzhiyun #define TXx9_IRSCR_EIClrE	0x00000100
40*4882a593Smuzhiyun #define TXx9_IRSCR_EIClr_MASK	0x0000000f
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun /* IRCSR : Int. Current Status */
43*4882a593Smuzhiyun #define TXx9_IRCSR_IF	0x00010000
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun #define irc_dlevel	0
46*4882a593Smuzhiyun #define irc_elevel	1
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun static struct {
49*4882a593Smuzhiyun 	unsigned char level;
50*4882a593Smuzhiyun 	unsigned char mode;
51*4882a593Smuzhiyun } tx4939irq[TX4939_NUM_IR] __read_mostly;
52*4882a593Smuzhiyun 
tx4939_irq_unmask(struct irq_data * d)53*4882a593Smuzhiyun static void tx4939_irq_unmask(struct irq_data *d)
54*4882a593Smuzhiyun {
55*4882a593Smuzhiyun 	unsigned int irq_nr = d->irq - TXX9_IRQ_BASE;
56*4882a593Smuzhiyun 	u32 __iomem *lvlp;
57*4882a593Smuzhiyun 	int ofs;
58*4882a593Smuzhiyun 	if (irq_nr < 32) {
59*4882a593Smuzhiyun 		irq_nr--;
60*4882a593Smuzhiyun 		lvlp = &tx4939_ircptr->lvl[(irq_nr % 16) / 2].r;
61*4882a593Smuzhiyun 	} else {
62*4882a593Smuzhiyun 		irq_nr -= 32;
63*4882a593Smuzhiyun 		lvlp = &tx4939_ircptr->lvl[8 + (irq_nr % 16) / 2].r;
64*4882a593Smuzhiyun 	}
65*4882a593Smuzhiyun 	ofs = (irq_nr & 16) + (irq_nr & 1) * 8;
66*4882a593Smuzhiyun 	__raw_writel((__raw_readl(lvlp) & ~(0xff << ofs))
67*4882a593Smuzhiyun 		     | (tx4939irq[irq_nr].level << ofs),
68*4882a593Smuzhiyun 		     lvlp);
69*4882a593Smuzhiyun }
70*4882a593Smuzhiyun 
tx4939_irq_mask(struct irq_data * d)71*4882a593Smuzhiyun static inline void tx4939_irq_mask(struct irq_data *d)
72*4882a593Smuzhiyun {
73*4882a593Smuzhiyun 	unsigned int irq_nr = d->irq - TXX9_IRQ_BASE;
74*4882a593Smuzhiyun 	u32 __iomem *lvlp;
75*4882a593Smuzhiyun 	int ofs;
76*4882a593Smuzhiyun 	if (irq_nr < 32) {
77*4882a593Smuzhiyun 		irq_nr--;
78*4882a593Smuzhiyun 		lvlp = &tx4939_ircptr->lvl[(irq_nr % 16) / 2].r;
79*4882a593Smuzhiyun 	} else {
80*4882a593Smuzhiyun 		irq_nr -= 32;
81*4882a593Smuzhiyun 		lvlp = &tx4939_ircptr->lvl[8 + (irq_nr % 16) / 2].r;
82*4882a593Smuzhiyun 	}
83*4882a593Smuzhiyun 	ofs = (irq_nr & 16) + (irq_nr & 1) * 8;
84*4882a593Smuzhiyun 	__raw_writel((__raw_readl(lvlp) & ~(0xff << ofs))
85*4882a593Smuzhiyun 		     | (irc_dlevel << ofs),
86*4882a593Smuzhiyun 		     lvlp);
87*4882a593Smuzhiyun 	mmiowb();
88*4882a593Smuzhiyun }
89*4882a593Smuzhiyun 
tx4939_irq_mask_ack(struct irq_data * d)90*4882a593Smuzhiyun static void tx4939_irq_mask_ack(struct irq_data *d)
91*4882a593Smuzhiyun {
92*4882a593Smuzhiyun 	unsigned int irq_nr = d->irq - TXX9_IRQ_BASE;
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun 	tx4939_irq_mask(d);
95*4882a593Smuzhiyun 	if (TXx9_IRCR_EDGE(tx4939irq[irq_nr].mode)) {
96*4882a593Smuzhiyun 		irq_nr--;
97*4882a593Smuzhiyun 		/* clear edge detection */
98*4882a593Smuzhiyun 		__raw_writel((TXx9_IRSCR_EIClrE | (irq_nr & 0xf))
99*4882a593Smuzhiyun 			     << (irq_nr & 0x10),
100*4882a593Smuzhiyun 			     &tx4939_ircptr->edc.r);
101*4882a593Smuzhiyun 	}
102*4882a593Smuzhiyun }
103*4882a593Smuzhiyun 
tx4939_irq_set_type(struct irq_data * d,unsigned int flow_type)104*4882a593Smuzhiyun static int tx4939_irq_set_type(struct irq_data *d, unsigned int flow_type)
105*4882a593Smuzhiyun {
106*4882a593Smuzhiyun 	unsigned int irq_nr = d->irq - TXX9_IRQ_BASE;
107*4882a593Smuzhiyun 	u32 cr;
108*4882a593Smuzhiyun 	u32 __iomem *crp;
109*4882a593Smuzhiyun 	int ofs;
110*4882a593Smuzhiyun 	int mode;
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun 	if (flow_type & IRQF_TRIGGER_PROBE)
113*4882a593Smuzhiyun 		return 0;
114*4882a593Smuzhiyun 	switch (flow_type & IRQF_TRIGGER_MASK) {
115*4882a593Smuzhiyun 	case IRQF_TRIGGER_RISING:
116*4882a593Smuzhiyun 		mode = TXx9_IRCR_UP;
117*4882a593Smuzhiyun 		break;
118*4882a593Smuzhiyun 	case IRQF_TRIGGER_FALLING:
119*4882a593Smuzhiyun 		mode = TXx9_IRCR_DOWN;
120*4882a593Smuzhiyun 		break;
121*4882a593Smuzhiyun 	case IRQF_TRIGGER_HIGH:
122*4882a593Smuzhiyun 		mode = TXx9_IRCR_HIGH;
123*4882a593Smuzhiyun 		break;
124*4882a593Smuzhiyun 	case IRQF_TRIGGER_LOW:
125*4882a593Smuzhiyun 		mode = TXx9_IRCR_LOW;
126*4882a593Smuzhiyun 		break;
127*4882a593Smuzhiyun 	default:
128*4882a593Smuzhiyun 		return -EINVAL;
129*4882a593Smuzhiyun 	}
130*4882a593Smuzhiyun 	if (irq_nr < 32) {
131*4882a593Smuzhiyun 		irq_nr--;
132*4882a593Smuzhiyun 		crp = &tx4939_ircptr->dm[(irq_nr & 8) >> 3].r;
133*4882a593Smuzhiyun 	} else {
134*4882a593Smuzhiyun 		irq_nr -= 32;
135*4882a593Smuzhiyun 		crp = &tx4939_ircptr->dm2[((irq_nr & 8) >> 3)].r;
136*4882a593Smuzhiyun 	}
137*4882a593Smuzhiyun 	ofs = (((irq_nr & 16) >> 1) | (irq_nr & (8 - 1))) * 2;
138*4882a593Smuzhiyun 	cr = __raw_readl(crp);
139*4882a593Smuzhiyun 	cr &= ~(0x3 << ofs);
140*4882a593Smuzhiyun 	cr |= (mode & 0x3) << ofs;
141*4882a593Smuzhiyun 	__raw_writel(cr, crp);
142*4882a593Smuzhiyun 	tx4939irq[irq_nr].mode = mode;
143*4882a593Smuzhiyun 	return 0;
144*4882a593Smuzhiyun }
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun static struct irq_chip tx4939_irq_chip = {
147*4882a593Smuzhiyun 	.name		= "TX4939",
148*4882a593Smuzhiyun 	.irq_ack	= tx4939_irq_mask_ack,
149*4882a593Smuzhiyun 	.irq_mask	= tx4939_irq_mask,
150*4882a593Smuzhiyun 	.irq_mask_ack	= tx4939_irq_mask_ack,
151*4882a593Smuzhiyun 	.irq_unmask	= tx4939_irq_unmask,
152*4882a593Smuzhiyun 	.irq_set_type	= tx4939_irq_set_type,
153*4882a593Smuzhiyun };
154*4882a593Smuzhiyun 
tx4939_irq_set_pri(int irc_irq,int new_pri)155*4882a593Smuzhiyun static int tx4939_irq_set_pri(int irc_irq, int new_pri)
156*4882a593Smuzhiyun {
157*4882a593Smuzhiyun 	int old_pri;
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun 	if ((unsigned int)irc_irq >= TX4939_NUM_IR)
160*4882a593Smuzhiyun 		return 0;
161*4882a593Smuzhiyun 	old_pri = tx4939irq[irc_irq].level;
162*4882a593Smuzhiyun 	tx4939irq[irc_irq].level = new_pri;
163*4882a593Smuzhiyun 	return old_pri;
164*4882a593Smuzhiyun }
165*4882a593Smuzhiyun 
tx4939_irq_init(void)166*4882a593Smuzhiyun void __init tx4939_irq_init(void)
167*4882a593Smuzhiyun {
168*4882a593Smuzhiyun 	int i;
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun 	mips_cpu_irq_init();
171*4882a593Smuzhiyun 	/* disable interrupt control */
172*4882a593Smuzhiyun 	__raw_writel(0, &tx4939_ircptr->den.r);
173*4882a593Smuzhiyun 	__raw_writel(0, &tx4939_ircptr->maskint.r);
174*4882a593Smuzhiyun 	__raw_writel(0, &tx4939_ircptr->maskext.r);
175*4882a593Smuzhiyun 	/* irq_base + 0 is not used */
176*4882a593Smuzhiyun 	for (i = 1; i < TX4939_NUM_IR; i++) {
177*4882a593Smuzhiyun 		tx4939irq[i].level = 4; /* middle level */
178*4882a593Smuzhiyun 		tx4939irq[i].mode = TXx9_IRCR_LOW;
179*4882a593Smuzhiyun 		irq_set_chip_and_handler(TXX9_IRQ_BASE + i, &tx4939_irq_chip,
180*4882a593Smuzhiyun 					 handle_level_irq);
181*4882a593Smuzhiyun 	}
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun 	/* mask all IRC interrupts */
184*4882a593Smuzhiyun 	__raw_writel(0, &tx4939_ircptr->msk.r);
185*4882a593Smuzhiyun 	for (i = 0; i < 16; i++)
186*4882a593Smuzhiyun 		__raw_writel(0, &tx4939_ircptr->lvl[i].r);
187*4882a593Smuzhiyun 	/* setup IRC interrupt mode (Low Active) */
188*4882a593Smuzhiyun 	for (i = 0; i < 2; i++)
189*4882a593Smuzhiyun 		__raw_writel(0, &tx4939_ircptr->dm[i].r);
190*4882a593Smuzhiyun 	for (i = 0; i < 2; i++)
191*4882a593Smuzhiyun 		__raw_writel(0, &tx4939_ircptr->dm2[i].r);
192*4882a593Smuzhiyun 	/* enable interrupt control */
193*4882a593Smuzhiyun 	__raw_writel(TXx9_IRCER_ICE, &tx4939_ircptr->den.r);
194*4882a593Smuzhiyun 	__raw_writel(irc_elevel, &tx4939_ircptr->msk.r);
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun 	irq_set_chained_handler(MIPS_CPU_IRQ_BASE + TX4939_IRC_INT,
197*4882a593Smuzhiyun 				handle_simple_irq);
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun 	/* raise priority for errors, timers, sio */
200*4882a593Smuzhiyun 	tx4939_irq_set_pri(TX4939_IR_WTOERR, 7);
201*4882a593Smuzhiyun 	tx4939_irq_set_pri(TX4939_IR_PCIERR, 7);
202*4882a593Smuzhiyun 	tx4939_irq_set_pri(TX4939_IR_PCIPME, 7);
203*4882a593Smuzhiyun 	for (i = 0; i < TX4939_NUM_IR_TMR; i++)
204*4882a593Smuzhiyun 		tx4939_irq_set_pri(TX4939_IR_TMR(i), 6);
205*4882a593Smuzhiyun 	for (i = 0; i < TX4939_NUM_IR_SIO; i++)
206*4882a593Smuzhiyun 		tx4939_irq_set_pri(TX4939_IR_SIO(i), 5);
207*4882a593Smuzhiyun }
208*4882a593Smuzhiyun 
tx4939_irq(void)209*4882a593Smuzhiyun int tx4939_irq(void)
210*4882a593Smuzhiyun {
211*4882a593Smuzhiyun 	u32 csr = __raw_readl(&tx4939_ircptr->cs.r);
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun 	if (likely(!(csr & TXx9_IRCSR_IF)))
214*4882a593Smuzhiyun 		return TXX9_IRQ_BASE + (csr & (TX4939_NUM_IR - 1));
215*4882a593Smuzhiyun 	return -1;
216*4882a593Smuzhiyun }
217