xref: /OK3568_Linux_fs/kernel/arch/mips/sni/pcimt.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * PCIMT specific code
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * This file is subject to the terms and conditions of the GNU General Public
5*4882a593Smuzhiyun  * License.  See the file "COPYING" in the main directory of this archive
6*4882a593Smuzhiyun  * for more details.
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * Copyright (C) 1996, 97, 98, 2000, 03, 04, 06 Ralf Baechle (ralf@linux-mips.org)
9*4882a593Smuzhiyun  * Copyright (C) 2006,2007 Thomas Bogendoerfer (tsbogend@alpha.franken.de)
10*4882a593Smuzhiyun  */
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #include <linux/init.h>
13*4882a593Smuzhiyun #include <linux/interrupt.h>
14*4882a593Smuzhiyun #include <linux/irq.h>
15*4882a593Smuzhiyun #include <linux/pci.h>
16*4882a593Smuzhiyun #include <linux/serial_8250.h>
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun #include <asm/sni.h>
19*4882a593Smuzhiyun #include <asm/time.h>
20*4882a593Smuzhiyun #include <asm/i8259.h>
21*4882a593Smuzhiyun #include <asm/irq_cpu.h>
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun #define cacheconf (*(volatile unsigned int *)PCIMT_CACHECONF)
24*4882a593Smuzhiyun #define invspace (*(volatile unsigned int *)PCIMT_INVSPACE)
25*4882a593Smuzhiyun 
sni_pcimt_sc_init(void)26*4882a593Smuzhiyun static void __init sni_pcimt_sc_init(void)
27*4882a593Smuzhiyun {
28*4882a593Smuzhiyun 	unsigned int scsiz, sc_size;
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun 	scsiz = cacheconf & 7;
31*4882a593Smuzhiyun 	if (scsiz == 0) {
32*4882a593Smuzhiyun 		printk("Second level cache is deactivated.\n");
33*4882a593Smuzhiyun 		return;
34*4882a593Smuzhiyun 	}
35*4882a593Smuzhiyun 	if (scsiz >= 6) {
36*4882a593Smuzhiyun 		printk("Invalid second level cache size configured, "
37*4882a593Smuzhiyun 		       "deactivating second level cache.\n");
38*4882a593Smuzhiyun 		cacheconf = 0;
39*4882a593Smuzhiyun 		return;
40*4882a593Smuzhiyun 	}
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun 	sc_size = 128 << scsiz;
43*4882a593Smuzhiyun 	printk("%dkb second level cache detected, deactivating.\n", sc_size);
44*4882a593Smuzhiyun 	cacheconf = 0;
45*4882a593Smuzhiyun }
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun /*
49*4882a593Smuzhiyun  * A bit more gossip about the iron we're running on ...
50*4882a593Smuzhiyun  */
sni_pcimt_detect(void)51*4882a593Smuzhiyun static inline void sni_pcimt_detect(void)
52*4882a593Smuzhiyun {
53*4882a593Smuzhiyun 	char boardtype[80];
54*4882a593Smuzhiyun 	unsigned char csmsr;
55*4882a593Smuzhiyun 	char *p = boardtype;
56*4882a593Smuzhiyun 	unsigned int asic;
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun 	csmsr = *(volatile unsigned char *)PCIMT_CSMSR;
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun 	p += sprintf(p, "%s PCI", (csmsr & 0x80) ? "RM200" : "RM300");
61*4882a593Smuzhiyun 	if ((csmsr & 0x80) == 0)
62*4882a593Smuzhiyun 		p += sprintf(p, ", board revision %s",
63*4882a593Smuzhiyun 			     (csmsr & 0x20) ? "D" : "C");
64*4882a593Smuzhiyun 	asic = csmsr & 0x80;
65*4882a593Smuzhiyun 	asic = (csmsr & 0x08) ? asic : !asic;
66*4882a593Smuzhiyun 	p += sprintf(p, ", ASIC PCI Rev %s", asic ? "1.0" : "1.1");
67*4882a593Smuzhiyun 	printk("%s.\n", boardtype);
68*4882a593Smuzhiyun }
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun #define PORT(_base,_irq)				\
71*4882a593Smuzhiyun 	{						\
72*4882a593Smuzhiyun 		.iobase		= _base,		\
73*4882a593Smuzhiyun 		.irq		= _irq,			\
74*4882a593Smuzhiyun 		.uartclk	= 1843200,		\
75*4882a593Smuzhiyun 		.iotype		= UPIO_PORT,		\
76*4882a593Smuzhiyun 		.flags		= UPF_BOOT_AUTOCONF,	\
77*4882a593Smuzhiyun 	}
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun static struct plat_serial8250_port pcimt_data[] = {
80*4882a593Smuzhiyun 	PORT(0x3f8, 4),
81*4882a593Smuzhiyun 	PORT(0x2f8, 3),
82*4882a593Smuzhiyun 	{ },
83*4882a593Smuzhiyun };
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun static struct platform_device pcimt_serial8250_device = {
86*4882a593Smuzhiyun 	.name			= "serial8250",
87*4882a593Smuzhiyun 	.id			= PLAT8250_DEV_PLATFORM,
88*4882a593Smuzhiyun 	.dev			= {
89*4882a593Smuzhiyun 		.platform_data	= pcimt_data,
90*4882a593Smuzhiyun 	},
91*4882a593Smuzhiyun };
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun static struct resource pcimt_cmos_rsrc[] = {
94*4882a593Smuzhiyun 	{
95*4882a593Smuzhiyun 		.start = 0x70,
96*4882a593Smuzhiyun 		.end   = 0x71,
97*4882a593Smuzhiyun 		.flags = IORESOURCE_IO
98*4882a593Smuzhiyun 	},
99*4882a593Smuzhiyun 	{
100*4882a593Smuzhiyun 		.start = 8,
101*4882a593Smuzhiyun 		.end   = 8,
102*4882a593Smuzhiyun 		.flags = IORESOURCE_IRQ
103*4882a593Smuzhiyun 	}
104*4882a593Smuzhiyun };
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun static struct platform_device pcimt_cmos_device = {
107*4882a593Smuzhiyun 	.name		= "rtc_cmos",
108*4882a593Smuzhiyun 	.num_resources	= ARRAY_SIZE(pcimt_cmos_rsrc),
109*4882a593Smuzhiyun 	.resource	= pcimt_cmos_rsrc
110*4882a593Smuzhiyun };
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun static struct resource sni_io_resource = {
114*4882a593Smuzhiyun 	.start	= 0x00000000UL,
115*4882a593Smuzhiyun 	.end	= 0x03bfffffUL,
116*4882a593Smuzhiyun 	.name	= "PCIMT IO MEM",
117*4882a593Smuzhiyun 	.flags	= IORESOURCE_IO,
118*4882a593Smuzhiyun };
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun static struct resource pcimt_io_resources[] = {
121*4882a593Smuzhiyun 	{
122*4882a593Smuzhiyun 		.start	= 0x00,
123*4882a593Smuzhiyun 		.end	= 0x1f,
124*4882a593Smuzhiyun 		.name	= "dma1",
125*4882a593Smuzhiyun 		.flags	= IORESOURCE_BUSY
126*4882a593Smuzhiyun 	}, {
127*4882a593Smuzhiyun 		.start	=  0x40,
128*4882a593Smuzhiyun 		.end	= 0x5f,
129*4882a593Smuzhiyun 		.name	= "timer",
130*4882a593Smuzhiyun 		.flags	= IORESOURCE_BUSY
131*4882a593Smuzhiyun 	}, {
132*4882a593Smuzhiyun 		.start	=  0x60,
133*4882a593Smuzhiyun 		.end	= 0x6f,
134*4882a593Smuzhiyun 		.name	= "keyboard",
135*4882a593Smuzhiyun 		.flags	= IORESOURCE_BUSY
136*4882a593Smuzhiyun 	}, {
137*4882a593Smuzhiyun 		.start	=  0x80,
138*4882a593Smuzhiyun 		.end	= 0x8f,
139*4882a593Smuzhiyun 		.name	= "dma page reg",
140*4882a593Smuzhiyun 		.flags	= IORESOURCE_BUSY
141*4882a593Smuzhiyun 	}, {
142*4882a593Smuzhiyun 		.start	=  0xc0,
143*4882a593Smuzhiyun 		.end	= 0xdf,
144*4882a593Smuzhiyun 		.name	= "dma2",
145*4882a593Smuzhiyun 		.flags	= IORESOURCE_BUSY
146*4882a593Smuzhiyun 	}, {
147*4882a593Smuzhiyun 		.start	=  0xcfc,
148*4882a593Smuzhiyun 		.end	= 0xcff,
149*4882a593Smuzhiyun 		.name	= "PCI config data",
150*4882a593Smuzhiyun 		.flags	= IORESOURCE_BUSY
151*4882a593Smuzhiyun 	}
152*4882a593Smuzhiyun };
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun static struct resource pcimt_mem_resources[] = {
155*4882a593Smuzhiyun 	{
156*4882a593Smuzhiyun 		/*
157*4882a593Smuzhiyun 		 * this region should only be 4 bytes long,
158*4882a593Smuzhiyun 		 * but it's 16MB on all RM300C I've checked
159*4882a593Smuzhiyun 		 */
160*4882a593Smuzhiyun 		.start	= 0x1a000000,
161*4882a593Smuzhiyun 		.end	= 0x1affffff,
162*4882a593Smuzhiyun 		.name	= "PCI INT ACK",
163*4882a593Smuzhiyun 		.flags	= IORESOURCE_BUSY
164*4882a593Smuzhiyun 	}
165*4882a593Smuzhiyun };
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun static struct resource sni_mem_resource = {
168*4882a593Smuzhiyun 	.start	= 0x18000000UL,
169*4882a593Smuzhiyun 	.end	= 0x1fbfffffUL,
170*4882a593Smuzhiyun 	.name	= "PCIMT PCI MEM",
171*4882a593Smuzhiyun 	.flags	= IORESOURCE_MEM
172*4882a593Smuzhiyun };
173*4882a593Smuzhiyun 
sni_pcimt_resource_init(void)174*4882a593Smuzhiyun static void __init sni_pcimt_resource_init(void)
175*4882a593Smuzhiyun {
176*4882a593Smuzhiyun 	int i;
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun 	/* request I/O space for devices used on all i[345]86 PCs */
179*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(pcimt_io_resources); i++)
180*4882a593Smuzhiyun 		request_resource(&sni_io_resource, pcimt_io_resources + i);
181*4882a593Smuzhiyun 	/* request MEM space for devices used on all i[345]86 PCs */
182*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(pcimt_mem_resources); i++)
183*4882a593Smuzhiyun 		request_resource(&sni_mem_resource, pcimt_mem_resources + i);
184*4882a593Smuzhiyun }
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun extern struct pci_ops sni_pcimt_ops;
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun #ifdef CONFIG_PCI
189*4882a593Smuzhiyun static struct pci_controller sni_controller = {
190*4882a593Smuzhiyun 	.pci_ops	= &sni_pcimt_ops,
191*4882a593Smuzhiyun 	.mem_resource	= &sni_mem_resource,
192*4882a593Smuzhiyun 	.mem_offset	= 0x00000000UL,
193*4882a593Smuzhiyun 	.io_resource	= &sni_io_resource,
194*4882a593Smuzhiyun 	.io_offset	= 0x00000000UL,
195*4882a593Smuzhiyun 	.io_map_base	= SNI_PORT_BASE
196*4882a593Smuzhiyun };
197*4882a593Smuzhiyun #endif
198*4882a593Smuzhiyun 
enable_pcimt_irq(struct irq_data * d)199*4882a593Smuzhiyun static void enable_pcimt_irq(struct irq_data *d)
200*4882a593Smuzhiyun {
201*4882a593Smuzhiyun 	unsigned int mask = 1 << (d->irq - PCIMT_IRQ_INT2);
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun 	*(volatile u8 *) PCIMT_IRQSEL |= mask;
204*4882a593Smuzhiyun }
205*4882a593Smuzhiyun 
disable_pcimt_irq(struct irq_data * d)206*4882a593Smuzhiyun void disable_pcimt_irq(struct irq_data *d)
207*4882a593Smuzhiyun {
208*4882a593Smuzhiyun 	unsigned int mask = ~(1 << (d->irq - PCIMT_IRQ_INT2));
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun 	*(volatile u8 *) PCIMT_IRQSEL &= mask;
211*4882a593Smuzhiyun }
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun static struct irq_chip pcimt_irq_type = {
214*4882a593Smuzhiyun 	.name = "PCIMT",
215*4882a593Smuzhiyun 	.irq_mask = disable_pcimt_irq,
216*4882a593Smuzhiyun 	.irq_unmask = enable_pcimt_irq,
217*4882a593Smuzhiyun };
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun /*
220*4882a593Smuzhiyun  * hwint0 should deal with MP agent, ASIC PCI, EISA NMI and debug
221*4882a593Smuzhiyun  * button interrupts.  Later ...
222*4882a593Smuzhiyun  */
pcimt_hwint0(void)223*4882a593Smuzhiyun static void pcimt_hwint0(void)
224*4882a593Smuzhiyun {
225*4882a593Smuzhiyun 	panic("Received int0 but no handler yet ...");
226*4882a593Smuzhiyun }
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun /*
229*4882a593Smuzhiyun  * hwint 1 deals with EISA and SCSI interrupts,
230*4882a593Smuzhiyun  *
231*4882a593Smuzhiyun  * The EISA_INT bit in CSITPEND is high active, all others are low active.
232*4882a593Smuzhiyun  */
pcimt_hwint1(void)233*4882a593Smuzhiyun static void pcimt_hwint1(void)
234*4882a593Smuzhiyun {
235*4882a593Smuzhiyun 	u8 pend = *(volatile char *)PCIMT_CSITPEND;
236*4882a593Smuzhiyun 	unsigned long flags;
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun 	if (pend & IT_EISA) {
239*4882a593Smuzhiyun 		int irq;
240*4882a593Smuzhiyun 		/*
241*4882a593Smuzhiyun 		 * Note: ASIC PCI's builtin interrupt acknowledge feature is
242*4882a593Smuzhiyun 		 * broken.  Using it may result in loss of some or all i8259
243*4882a593Smuzhiyun 		 * interrupts, so don't use PCIMT_INT_ACKNOWLEDGE ...
244*4882a593Smuzhiyun 		 */
245*4882a593Smuzhiyun 		irq = i8259_irq();
246*4882a593Smuzhiyun 		if (unlikely(irq < 0))
247*4882a593Smuzhiyun 			return;
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun 		do_IRQ(irq);
250*4882a593Smuzhiyun 	}
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun 	if (!(pend & IT_SCSI)) {
253*4882a593Smuzhiyun 		flags = read_c0_status();
254*4882a593Smuzhiyun 		clear_c0_status(ST0_IM);
255*4882a593Smuzhiyun 		do_IRQ(PCIMT_IRQ_SCSI);
256*4882a593Smuzhiyun 		write_c0_status(flags);
257*4882a593Smuzhiyun 	}
258*4882a593Smuzhiyun }
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun /*
261*4882a593Smuzhiyun  * hwint 3 should deal with the PCI A - D interrupts,
262*4882a593Smuzhiyun  */
pcimt_hwint3(void)263*4882a593Smuzhiyun static void pcimt_hwint3(void)
264*4882a593Smuzhiyun {
265*4882a593Smuzhiyun 	u8 pend = *(volatile char *)PCIMT_CSITPEND;
266*4882a593Smuzhiyun 	int irq;
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun 	pend &= (IT_INTA | IT_INTB | IT_INTC | IT_INTD);
269*4882a593Smuzhiyun 	pend ^= (IT_INTA | IT_INTB | IT_INTC | IT_INTD);
270*4882a593Smuzhiyun 	clear_c0_status(IE_IRQ3);
271*4882a593Smuzhiyun 	irq = PCIMT_IRQ_INT2 + ffs(pend) - 1;
272*4882a593Smuzhiyun 	do_IRQ(irq);
273*4882a593Smuzhiyun 	set_c0_status(IE_IRQ3);
274*4882a593Smuzhiyun }
275*4882a593Smuzhiyun 
sni_pcimt_hwint(void)276*4882a593Smuzhiyun static void sni_pcimt_hwint(void)
277*4882a593Smuzhiyun {
278*4882a593Smuzhiyun 	u32 pending = read_c0_cause() & read_c0_status();
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun 	if (pending & C_IRQ5)
281*4882a593Smuzhiyun 		do_IRQ(MIPS_CPU_IRQ_BASE + 7);
282*4882a593Smuzhiyun 	else if (pending & C_IRQ4)
283*4882a593Smuzhiyun 		do_IRQ(MIPS_CPU_IRQ_BASE + 6);
284*4882a593Smuzhiyun 	else if (pending & C_IRQ3)
285*4882a593Smuzhiyun 		pcimt_hwint3();
286*4882a593Smuzhiyun 	else if (pending & C_IRQ1)
287*4882a593Smuzhiyun 		pcimt_hwint1();
288*4882a593Smuzhiyun 	else if (pending & C_IRQ0) {
289*4882a593Smuzhiyun 		pcimt_hwint0();
290*4882a593Smuzhiyun 	}
291*4882a593Smuzhiyun }
292*4882a593Smuzhiyun 
sni_pcimt_irq_init(void)293*4882a593Smuzhiyun void __init sni_pcimt_irq_init(void)
294*4882a593Smuzhiyun {
295*4882a593Smuzhiyun 	int i;
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun 	*(volatile u8 *) PCIMT_IRQSEL = IT_ETH | IT_EISA;
298*4882a593Smuzhiyun 	mips_cpu_irq_init();
299*4882a593Smuzhiyun 	/* Actually we've got more interrupts to handle ...  */
300*4882a593Smuzhiyun 	for (i = PCIMT_IRQ_INT2; i <= PCIMT_IRQ_SCSI; i++)
301*4882a593Smuzhiyun 		irq_set_chip_and_handler(i, &pcimt_irq_type, handle_level_irq);
302*4882a593Smuzhiyun 	sni_hwint = sni_pcimt_hwint;
303*4882a593Smuzhiyun 	change_c0_status(ST0_IM, IE_IRQ1|IE_IRQ3);
304*4882a593Smuzhiyun }
305*4882a593Smuzhiyun 
sni_pcimt_init(void)306*4882a593Smuzhiyun void __init sni_pcimt_init(void)
307*4882a593Smuzhiyun {
308*4882a593Smuzhiyun 	sni_pcimt_detect();
309*4882a593Smuzhiyun 	sni_pcimt_sc_init();
310*4882a593Smuzhiyun 	ioport_resource.end = sni_io_resource.end;
311*4882a593Smuzhiyun #ifdef CONFIG_PCI
312*4882a593Smuzhiyun 	PCIBIOS_MIN_IO = 0x9000;
313*4882a593Smuzhiyun 	register_pci_controller(&sni_controller);
314*4882a593Smuzhiyun #endif
315*4882a593Smuzhiyun 	sni_pcimt_resource_init();
316*4882a593Smuzhiyun }
317*4882a593Smuzhiyun 
snirm_pcimt_setup_devinit(void)318*4882a593Smuzhiyun static int __init snirm_pcimt_setup_devinit(void)
319*4882a593Smuzhiyun {
320*4882a593Smuzhiyun 	switch (sni_brd_type) {
321*4882a593Smuzhiyun 	case SNI_BRD_PCI_MTOWER:
322*4882a593Smuzhiyun 	case SNI_BRD_PCI_DESKTOP:
323*4882a593Smuzhiyun 	case SNI_BRD_PCI_MTOWER_CPLUS:
324*4882a593Smuzhiyun 		platform_device_register(&pcimt_serial8250_device);
325*4882a593Smuzhiyun 		platform_device_register(&pcimt_cmos_device);
326*4882a593Smuzhiyun 		break;
327*4882a593Smuzhiyun 	}
328*4882a593Smuzhiyun 
329*4882a593Smuzhiyun 	return 0;
330*4882a593Smuzhiyun }
331*4882a593Smuzhiyun 
332*4882a593Smuzhiyun device_initcall(snirm_pcimt_setup_devinit);
333