xref: /OK3568_Linux_fs/kernel/arch/mips/sgi-ip22/ip28-berr.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * ip28-berr.c: Bus error handling.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2002, 2003 Ladislav Michl (ladis@linux-mips.org)
6*4882a593Smuzhiyun  * Copyright (C) 2005 Peter Fuerst (pf@net.alphadv.de) - IP28
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #include <linux/init.h>
10*4882a593Smuzhiyun #include <linux/kernel.h>
11*4882a593Smuzhiyun #include <linux/mm.h>
12*4882a593Smuzhiyun #include <linux/sched.h>
13*4882a593Smuzhiyun #include <linux/sched/debug.h>
14*4882a593Smuzhiyun #include <linux/sched/signal.h>
15*4882a593Smuzhiyun #include <linux/seq_file.h>
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #include <asm/addrspace.h>
18*4882a593Smuzhiyun #include <asm/traps.h>
19*4882a593Smuzhiyun #include <asm/branch.h>
20*4882a593Smuzhiyun #include <asm/irq_regs.h>
21*4882a593Smuzhiyun #include <asm/sgi/mc.h>
22*4882a593Smuzhiyun #include <asm/sgi/hpc3.h>
23*4882a593Smuzhiyun #include <asm/sgi/ioc.h>
24*4882a593Smuzhiyun #include <asm/sgi/ip22.h>
25*4882a593Smuzhiyun #include <asm/r4kcache.h>
26*4882a593Smuzhiyun #include <linux/uaccess.h>
27*4882a593Smuzhiyun #include <asm/bootinfo.h>
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun static unsigned int count_be_is_fixup;
30*4882a593Smuzhiyun static unsigned int count_be_handler;
31*4882a593Smuzhiyun static unsigned int count_be_interrupt;
32*4882a593Smuzhiyun static int debug_be_interrupt;
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun static unsigned int cpu_err_stat;	/* Status reg for CPU */
35*4882a593Smuzhiyun static unsigned int gio_err_stat;	/* Status reg for GIO */
36*4882a593Smuzhiyun static unsigned int cpu_err_addr;	/* Error address reg for CPU */
37*4882a593Smuzhiyun static unsigned int gio_err_addr;	/* Error address reg for GIO */
38*4882a593Smuzhiyun static unsigned int extio_stat;
39*4882a593Smuzhiyun static unsigned int hpc3_berr_stat;	/* Bus error interrupt status */
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun struct hpc3_stat {
42*4882a593Smuzhiyun 	unsigned long addr;
43*4882a593Smuzhiyun 	unsigned int ctrl;
44*4882a593Smuzhiyun 	unsigned int cbp;
45*4882a593Smuzhiyun 	unsigned int ndptr;
46*4882a593Smuzhiyun };
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun static struct {
49*4882a593Smuzhiyun 	struct hpc3_stat pbdma[8];
50*4882a593Smuzhiyun 	struct hpc3_stat scsi[2];
51*4882a593Smuzhiyun 	struct hpc3_stat ethrx, ethtx;
52*4882a593Smuzhiyun } hpc3;
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun static struct {
55*4882a593Smuzhiyun 	unsigned long err_addr;
56*4882a593Smuzhiyun 	struct {
57*4882a593Smuzhiyun 		u32 lo;
58*4882a593Smuzhiyun 		u32 hi;
59*4882a593Smuzhiyun 	} tags[1][2], tagd[4][2], tagi[4][2]; /* Way 0/1 */
60*4882a593Smuzhiyun } cache_tags;
61*4882a593Smuzhiyun 
save_cache_tags(unsigned busaddr)62*4882a593Smuzhiyun static inline void save_cache_tags(unsigned busaddr)
63*4882a593Smuzhiyun {
64*4882a593Smuzhiyun 	unsigned long addr = CAC_BASE | busaddr;
65*4882a593Smuzhiyun 	int i;
66*4882a593Smuzhiyun 	cache_tags.err_addr = addr;
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun 	/*
69*4882a593Smuzhiyun 	 * Starting with a bus-address, save secondary cache (indexed by
70*4882a593Smuzhiyun 	 * PA[23..18:7..6]) tags first.
71*4882a593Smuzhiyun 	 */
72*4882a593Smuzhiyun 	addr &= ~1L;
73*4882a593Smuzhiyun #define tag cache_tags.tags[0]
74*4882a593Smuzhiyun 	cache_op(Index_Load_Tag_S, addr);
75*4882a593Smuzhiyun 	tag[0].lo = read_c0_taglo();	/* PA[35:18], VA[13:12] */
76*4882a593Smuzhiyun 	tag[0].hi = read_c0_taghi();	/* PA[39:36] */
77*4882a593Smuzhiyun 	cache_op(Index_Load_Tag_S, addr | 1L);
78*4882a593Smuzhiyun 	tag[1].lo = read_c0_taglo();	/* PA[35:18], VA[13:12] */
79*4882a593Smuzhiyun 	tag[1].hi = read_c0_taghi();	/* PA[39:36] */
80*4882a593Smuzhiyun #undef tag
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun 	/*
83*4882a593Smuzhiyun 	 * Save all primary data cache (indexed by VA[13:5]) tags which
84*4882a593Smuzhiyun 	 * might fit to this bus-address, knowing that VA[11:0] == PA[11:0].
85*4882a593Smuzhiyun 	 * Saving all tags and evaluating them later is easier and safer
86*4882a593Smuzhiyun 	 * than relying on VA[13:12] from the secondary cache tags to pick
87*4882a593Smuzhiyun 	 * matching primary tags here already.
88*4882a593Smuzhiyun 	 */
89*4882a593Smuzhiyun 	addr &= (0xffL << 56) | ((1 << 12) - 1);
90*4882a593Smuzhiyun #define tag cache_tags.tagd[i]
91*4882a593Smuzhiyun 	for (i = 0; i < 4; ++i, addr += (1 << 12)) {
92*4882a593Smuzhiyun 		cache_op(Index_Load_Tag_D, addr);
93*4882a593Smuzhiyun 		tag[0].lo = read_c0_taglo();	/* PA[35:12] */
94*4882a593Smuzhiyun 		tag[0].hi = read_c0_taghi();	/* PA[39:36] */
95*4882a593Smuzhiyun 		cache_op(Index_Load_Tag_D, addr | 1L);
96*4882a593Smuzhiyun 		tag[1].lo = read_c0_taglo();	/* PA[35:12] */
97*4882a593Smuzhiyun 		tag[1].hi = read_c0_taghi();	/* PA[39:36] */
98*4882a593Smuzhiyun 	}
99*4882a593Smuzhiyun #undef tag
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun 	/*
102*4882a593Smuzhiyun 	 * Save primary instruction cache (indexed by VA[13:6]) tags
103*4882a593Smuzhiyun 	 * the same way.
104*4882a593Smuzhiyun 	 */
105*4882a593Smuzhiyun 	addr &= (0xffL << 56) | ((1 << 12) - 1);
106*4882a593Smuzhiyun #define tag cache_tags.tagi[i]
107*4882a593Smuzhiyun 	for (i = 0; i < 4; ++i, addr += (1 << 12)) {
108*4882a593Smuzhiyun 		cache_op(Index_Load_Tag_I, addr);
109*4882a593Smuzhiyun 		tag[0].lo = read_c0_taglo();	/* PA[35:12] */
110*4882a593Smuzhiyun 		tag[0].hi = read_c0_taghi();	/* PA[39:36] */
111*4882a593Smuzhiyun 		cache_op(Index_Load_Tag_I, addr | 1L);
112*4882a593Smuzhiyun 		tag[1].lo = read_c0_taglo();	/* PA[35:12] */
113*4882a593Smuzhiyun 		tag[1].hi = read_c0_taghi();	/* PA[39:36] */
114*4882a593Smuzhiyun 	}
115*4882a593Smuzhiyun #undef tag
116*4882a593Smuzhiyun }
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun #define GIO_ERRMASK	0xff00
119*4882a593Smuzhiyun #define CPU_ERRMASK	0x3f00
120*4882a593Smuzhiyun 
save_and_clear_buserr(void)121*4882a593Smuzhiyun static void save_and_clear_buserr(void)
122*4882a593Smuzhiyun {
123*4882a593Smuzhiyun 	int i;
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun 	/* save status registers */
126*4882a593Smuzhiyun 	cpu_err_addr = sgimc->cerr;
127*4882a593Smuzhiyun 	cpu_err_stat = sgimc->cstat;
128*4882a593Smuzhiyun 	gio_err_addr = sgimc->gerr;
129*4882a593Smuzhiyun 	gio_err_stat = sgimc->gstat;
130*4882a593Smuzhiyun 	extio_stat = sgioc->extio;
131*4882a593Smuzhiyun 	hpc3_berr_stat = hpc3c0->bestat;
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun 	hpc3.scsi[0].addr  = (unsigned long)&hpc3c0->scsi_chan0;
134*4882a593Smuzhiyun 	hpc3.scsi[0].ctrl  = hpc3c0->scsi_chan0.ctrl; /* HPC3_SCTRL_ACTIVE ? */
135*4882a593Smuzhiyun 	hpc3.scsi[0].cbp   = hpc3c0->scsi_chan0.cbptr;
136*4882a593Smuzhiyun 	hpc3.scsi[0].ndptr = hpc3c0->scsi_chan0.ndptr;
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun 	hpc3.scsi[1].addr  = (unsigned long)&hpc3c0->scsi_chan1;
139*4882a593Smuzhiyun 	hpc3.scsi[1].ctrl  = hpc3c0->scsi_chan1.ctrl; /* HPC3_SCTRL_ACTIVE ? */
140*4882a593Smuzhiyun 	hpc3.scsi[1].cbp   = hpc3c0->scsi_chan1.cbptr;
141*4882a593Smuzhiyun 	hpc3.scsi[1].ndptr = hpc3c0->scsi_chan1.ndptr;
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun 	hpc3.ethrx.addr	 = (unsigned long)&hpc3c0->ethregs.rx_cbptr;
144*4882a593Smuzhiyun 	hpc3.ethrx.ctrl	 = hpc3c0->ethregs.rx_ctrl; /* HPC3_ERXCTRL_ACTIVE ? */
145*4882a593Smuzhiyun 	hpc3.ethrx.cbp	 = hpc3c0->ethregs.rx_cbptr;
146*4882a593Smuzhiyun 	hpc3.ethrx.ndptr = hpc3c0->ethregs.rx_ndptr;
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun 	hpc3.ethtx.addr	 = (unsigned long)&hpc3c0->ethregs.tx_cbptr;
149*4882a593Smuzhiyun 	hpc3.ethtx.ctrl	 = hpc3c0->ethregs.tx_ctrl; /* HPC3_ETXCTRL_ACTIVE ? */
150*4882a593Smuzhiyun 	hpc3.ethtx.cbp	 = hpc3c0->ethregs.tx_cbptr;
151*4882a593Smuzhiyun 	hpc3.ethtx.ndptr = hpc3c0->ethregs.tx_ndptr;
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun 	for (i = 0; i < 8; ++i) {
154*4882a593Smuzhiyun 		/* HPC3_PDMACTRL_ISACT ? */
155*4882a593Smuzhiyun 		hpc3.pbdma[i].addr  = (unsigned long)&hpc3c0->pbdma[i];
156*4882a593Smuzhiyun 		hpc3.pbdma[i].ctrl  = hpc3c0->pbdma[i].pbdma_ctrl;
157*4882a593Smuzhiyun 		hpc3.pbdma[i].cbp   = hpc3c0->pbdma[i].pbdma_bptr;
158*4882a593Smuzhiyun 		hpc3.pbdma[i].ndptr = hpc3c0->pbdma[i].pbdma_dptr;
159*4882a593Smuzhiyun 	}
160*4882a593Smuzhiyun 	i = 0;
161*4882a593Smuzhiyun 	if (gio_err_stat & CPU_ERRMASK)
162*4882a593Smuzhiyun 		i = gio_err_addr;
163*4882a593Smuzhiyun 	if (cpu_err_stat & CPU_ERRMASK)
164*4882a593Smuzhiyun 		i = cpu_err_addr;
165*4882a593Smuzhiyun 	save_cache_tags(i);
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun 	sgimc->cstat = sgimc->gstat = 0;
168*4882a593Smuzhiyun }
169*4882a593Smuzhiyun 
print_cache_tags(void)170*4882a593Smuzhiyun static void print_cache_tags(void)
171*4882a593Smuzhiyun {
172*4882a593Smuzhiyun 	u32 scb, scw;
173*4882a593Smuzhiyun 	int i;
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun 	printk(KERN_ERR "Cache tags @ %08x:\n", (unsigned)cache_tags.err_addr);
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun 	/* PA[31:12] shifted to PTag0 (PA[35:12]) format */
178*4882a593Smuzhiyun 	scw = (cache_tags.err_addr >> 4) & 0x0fffff00;
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun 	scb = cache_tags.err_addr & ((1 << 12) - 1) & ~((1 << 5) - 1);
181*4882a593Smuzhiyun 	for (i = 0; i < 4; ++i) { /* for each possible VA[13:12] value */
182*4882a593Smuzhiyun 		if ((cache_tags.tagd[i][0].lo & 0x0fffff00) != scw &&
183*4882a593Smuzhiyun 		    (cache_tags.tagd[i][1].lo & 0x0fffff00) != scw)
184*4882a593Smuzhiyun 		    continue;
185*4882a593Smuzhiyun 		printk(KERN_ERR
186*4882a593Smuzhiyun 		       "D: 0: %08x %08x, 1: %08x %08x  (VA[13:5]  %04x)\n",
187*4882a593Smuzhiyun 			cache_tags.tagd[i][0].hi, cache_tags.tagd[i][0].lo,
188*4882a593Smuzhiyun 			cache_tags.tagd[i][1].hi, cache_tags.tagd[i][1].lo,
189*4882a593Smuzhiyun 			scb | (1 << 12)*i);
190*4882a593Smuzhiyun 	}
191*4882a593Smuzhiyun 	scb = cache_tags.err_addr & ((1 << 12) - 1) & ~((1 << 6) - 1);
192*4882a593Smuzhiyun 	for (i = 0; i < 4; ++i) { /* for each possible VA[13:12] value */
193*4882a593Smuzhiyun 		if ((cache_tags.tagi[i][0].lo & 0x0fffff00) != scw &&
194*4882a593Smuzhiyun 		    (cache_tags.tagi[i][1].lo & 0x0fffff00) != scw)
195*4882a593Smuzhiyun 		    continue;
196*4882a593Smuzhiyun 		printk(KERN_ERR
197*4882a593Smuzhiyun 		       "I: 0: %08x %08x, 1: %08x %08x  (VA[13:6]  %04x)\n",
198*4882a593Smuzhiyun 			cache_tags.tagi[i][0].hi, cache_tags.tagi[i][0].lo,
199*4882a593Smuzhiyun 			cache_tags.tagi[i][1].hi, cache_tags.tagi[i][1].lo,
200*4882a593Smuzhiyun 			scb | (1 << 12)*i);
201*4882a593Smuzhiyun 	}
202*4882a593Smuzhiyun 	i = read_c0_config();
203*4882a593Smuzhiyun 	scb = i & (1 << 13) ? 7:6;	/* scblksize = 2^[7..6] */
204*4882a593Smuzhiyun 	scw = ((i >> 16) & 7) + 19 - 1; /* scwaysize = 2^[24..19] / 2 */
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun 	i = ((1 << scw) - 1) & ~((1 << scb) - 1);
207*4882a593Smuzhiyun 	printk(KERN_ERR "S: 0: %08x %08x, 1: %08x %08x	(PA[%u:%u] %05x)\n",
208*4882a593Smuzhiyun 		cache_tags.tags[0][0].hi, cache_tags.tags[0][0].lo,
209*4882a593Smuzhiyun 		cache_tags.tags[0][1].hi, cache_tags.tags[0][1].lo,
210*4882a593Smuzhiyun 		scw-1, scb, i & (unsigned)cache_tags.err_addr);
211*4882a593Smuzhiyun }
212*4882a593Smuzhiyun 
cause_excode_text(int cause)213*4882a593Smuzhiyun static inline const char *cause_excode_text(int cause)
214*4882a593Smuzhiyun {
215*4882a593Smuzhiyun 	static const char *txt[32] =
216*4882a593Smuzhiyun 	{	"Interrupt",
217*4882a593Smuzhiyun 		"TLB modification",
218*4882a593Smuzhiyun 		"TLB (load or instruction fetch)",
219*4882a593Smuzhiyun 		"TLB (store)",
220*4882a593Smuzhiyun 		"Address error (load or instruction fetch)",
221*4882a593Smuzhiyun 		"Address error (store)",
222*4882a593Smuzhiyun 		"Bus error (instruction fetch)",
223*4882a593Smuzhiyun 		"Bus error (data: load or store)",
224*4882a593Smuzhiyun 		"Syscall",
225*4882a593Smuzhiyun 		"Breakpoint",
226*4882a593Smuzhiyun 		"Reserved instruction",
227*4882a593Smuzhiyun 		"Coprocessor unusable",
228*4882a593Smuzhiyun 		"Arithmetic Overflow",
229*4882a593Smuzhiyun 		"Trap",
230*4882a593Smuzhiyun 		"14",
231*4882a593Smuzhiyun 		"Floating-Point",
232*4882a593Smuzhiyun 		"16", "17", "18", "19", "20", "21", "22",
233*4882a593Smuzhiyun 		"Watch Hi/Lo",
234*4882a593Smuzhiyun 		"24", "25", "26", "27", "28", "29", "30", "31",
235*4882a593Smuzhiyun 	};
236*4882a593Smuzhiyun 	return txt[(cause & 0x7c) >> 2];
237*4882a593Smuzhiyun }
238*4882a593Smuzhiyun 
print_buserr(const struct pt_regs * regs)239*4882a593Smuzhiyun static void print_buserr(const struct pt_regs *regs)
240*4882a593Smuzhiyun {
241*4882a593Smuzhiyun 	const int field = 2 * sizeof(unsigned long);
242*4882a593Smuzhiyun 	int error = 0;
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun 	if (extio_stat & EXTIO_MC_BUSERR) {
245*4882a593Smuzhiyun 		printk(KERN_ERR "MC Bus Error\n");
246*4882a593Smuzhiyun 		error |= 1;
247*4882a593Smuzhiyun 	}
248*4882a593Smuzhiyun 	if (extio_stat & EXTIO_HPC3_BUSERR) {
249*4882a593Smuzhiyun 		printk(KERN_ERR "HPC3 Bus Error 0x%x:<id=0x%x,%s,lane=0x%x>\n",
250*4882a593Smuzhiyun 			hpc3_berr_stat,
251*4882a593Smuzhiyun 			(hpc3_berr_stat & HPC3_BESTAT_PIDMASK) >>
252*4882a593Smuzhiyun 					  HPC3_BESTAT_PIDSHIFT,
253*4882a593Smuzhiyun 			(hpc3_berr_stat & HPC3_BESTAT_CTYPE) ? "PIO" : "DMA",
254*4882a593Smuzhiyun 			hpc3_berr_stat & HPC3_BESTAT_BLMASK);
255*4882a593Smuzhiyun 		error |= 2;
256*4882a593Smuzhiyun 	}
257*4882a593Smuzhiyun 	if (extio_stat & EXTIO_EISA_BUSERR) {
258*4882a593Smuzhiyun 		printk(KERN_ERR "EISA Bus Error\n");
259*4882a593Smuzhiyun 		error |= 4;
260*4882a593Smuzhiyun 	}
261*4882a593Smuzhiyun 	if (cpu_err_stat & CPU_ERRMASK) {
262*4882a593Smuzhiyun 		printk(KERN_ERR "CPU error 0x%x<%s%s%s%s%s%s> @ 0x%08x\n",
263*4882a593Smuzhiyun 			cpu_err_stat,
264*4882a593Smuzhiyun 			cpu_err_stat & SGIMC_CSTAT_RD ? "RD " : "",
265*4882a593Smuzhiyun 			cpu_err_stat & SGIMC_CSTAT_PAR ? "PAR " : "",
266*4882a593Smuzhiyun 			cpu_err_stat & SGIMC_CSTAT_ADDR ? "ADDR " : "",
267*4882a593Smuzhiyun 			cpu_err_stat & SGIMC_CSTAT_SYSAD_PAR ? "SYSAD " : "",
268*4882a593Smuzhiyun 			cpu_err_stat & SGIMC_CSTAT_SYSCMD_PAR ? "SYSCMD " : "",
269*4882a593Smuzhiyun 			cpu_err_stat & SGIMC_CSTAT_BAD_DATA ? "BAD_DATA " : "",
270*4882a593Smuzhiyun 			cpu_err_addr);
271*4882a593Smuzhiyun 		error |= 8;
272*4882a593Smuzhiyun 	}
273*4882a593Smuzhiyun 	if (gio_err_stat & GIO_ERRMASK) {
274*4882a593Smuzhiyun 		printk(KERN_ERR "GIO error 0x%x:<%s%s%s%s%s%s%s%s> @ 0x%08x\n",
275*4882a593Smuzhiyun 			gio_err_stat,
276*4882a593Smuzhiyun 			gio_err_stat & SGIMC_GSTAT_RD ? "RD " : "",
277*4882a593Smuzhiyun 			gio_err_stat & SGIMC_GSTAT_WR ? "WR " : "",
278*4882a593Smuzhiyun 			gio_err_stat & SGIMC_GSTAT_TIME ? "TIME " : "",
279*4882a593Smuzhiyun 			gio_err_stat & SGIMC_GSTAT_PROM ? "PROM " : "",
280*4882a593Smuzhiyun 			gio_err_stat & SGIMC_GSTAT_ADDR ? "ADDR " : "",
281*4882a593Smuzhiyun 			gio_err_stat & SGIMC_GSTAT_BC ? "BC " : "",
282*4882a593Smuzhiyun 			gio_err_stat & SGIMC_GSTAT_PIO_RD ? "PIO_RD " : "",
283*4882a593Smuzhiyun 			gio_err_stat & SGIMC_GSTAT_PIO_WR ? "PIO_WR " : "",
284*4882a593Smuzhiyun 			gio_err_addr);
285*4882a593Smuzhiyun 		error |= 16;
286*4882a593Smuzhiyun 	}
287*4882a593Smuzhiyun 	if (!error)
288*4882a593Smuzhiyun 		printk(KERN_ERR "MC: Hmm, didn't find any error condition.\n");
289*4882a593Smuzhiyun 	else {
290*4882a593Smuzhiyun 		printk(KERN_ERR "CP0: config %08x,  "
291*4882a593Smuzhiyun 			"MC: cpuctrl0/1: %08x/%05x, giopar: %04x\n"
292*4882a593Smuzhiyun 			"MC: cpu/gio_memacc: %08x/%05x, memcfg0/1: %08x/%08x\n",
293*4882a593Smuzhiyun 			read_c0_config(),
294*4882a593Smuzhiyun 			sgimc->cpuctrl0, sgimc->cpuctrl0, sgimc->giopar,
295*4882a593Smuzhiyun 			sgimc->cmacc, sgimc->gmacc,
296*4882a593Smuzhiyun 			sgimc->mconfig0, sgimc->mconfig1);
297*4882a593Smuzhiyun 		print_cache_tags();
298*4882a593Smuzhiyun 	}
299*4882a593Smuzhiyun 	printk(KERN_ALERT "%s, epc == %0*lx, ra == %0*lx\n",
300*4882a593Smuzhiyun 	       cause_excode_text(regs->cp0_cause),
301*4882a593Smuzhiyun 	       field, regs->cp0_epc, field, regs->regs[31]);
302*4882a593Smuzhiyun }
303*4882a593Smuzhiyun 
check_microtlb(u32 hi,u32 lo,unsigned long vaddr)304*4882a593Smuzhiyun static int check_microtlb(u32 hi, u32 lo, unsigned long vaddr)
305*4882a593Smuzhiyun {
306*4882a593Smuzhiyun 	/* This is likely rather similar to correct code ;-) */
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun 	vaddr &= 0x7fffffff; /* Doc. states that top bit is ignored */
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun 	/* If tlb-entry is valid and VPN-high (bits [30:21] ?) matches... */
311*4882a593Smuzhiyun 	if ((lo & 2) && (vaddr >> 21) == ((hi<<1) >> 22)) {
312*4882a593Smuzhiyun 		u32 ctl = sgimc->dma_ctrl;
313*4882a593Smuzhiyun 		if (ctl & 1) {
314*4882a593Smuzhiyun 			unsigned int pgsz = (ctl & 2) ? 14:12; /* 16k:4k */
315*4882a593Smuzhiyun 			/* PTEIndex is VPN-low (bits [22:14]/[20:12] ?) */
316*4882a593Smuzhiyun 			unsigned long pte = (lo >> 6) << 12; /* PTEBase */
317*4882a593Smuzhiyun 			pte += 8*((vaddr >> pgsz) & 0x1ff);
318*4882a593Smuzhiyun 			if (page_is_ram(PFN_DOWN(pte))) {
319*4882a593Smuzhiyun 				/*
320*4882a593Smuzhiyun 				 * Note: Since DMA hardware does look up
321*4882a593Smuzhiyun 				 * translation on its own, this PTE *must*
322*4882a593Smuzhiyun 				 * match the TLB/EntryLo-register format !
323*4882a593Smuzhiyun 				 */
324*4882a593Smuzhiyun 				unsigned long a = *(unsigned long *)
325*4882a593Smuzhiyun 						PHYS_TO_XKSEG_UNCACHED(pte);
326*4882a593Smuzhiyun 				a = (a & 0x3f) << 6; /* PFN */
327*4882a593Smuzhiyun 				a += vaddr & ((1 << pgsz) - 1);
328*4882a593Smuzhiyun 				return cpu_err_addr == a;
329*4882a593Smuzhiyun 			}
330*4882a593Smuzhiyun 		}
331*4882a593Smuzhiyun 	}
332*4882a593Smuzhiyun 	return 0;
333*4882a593Smuzhiyun }
334*4882a593Smuzhiyun 
check_vdma_memaddr(void)335*4882a593Smuzhiyun static int check_vdma_memaddr(void)
336*4882a593Smuzhiyun {
337*4882a593Smuzhiyun 	if (cpu_err_stat & CPU_ERRMASK) {
338*4882a593Smuzhiyun 		u32 a = sgimc->maddronly;
339*4882a593Smuzhiyun 
340*4882a593Smuzhiyun 		if (!(sgimc->dma_ctrl & 0x100)) /* Xlate-bit clear ? */
341*4882a593Smuzhiyun 			return cpu_err_addr == a;
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun 		if (check_microtlb(sgimc->dtlb_hi0, sgimc->dtlb_lo0, a) ||
344*4882a593Smuzhiyun 		    check_microtlb(sgimc->dtlb_hi1, sgimc->dtlb_lo1, a) ||
345*4882a593Smuzhiyun 		    check_microtlb(sgimc->dtlb_hi2, sgimc->dtlb_lo2, a) ||
346*4882a593Smuzhiyun 		    check_microtlb(sgimc->dtlb_hi3, sgimc->dtlb_lo3, a))
347*4882a593Smuzhiyun 			return 1;
348*4882a593Smuzhiyun 	}
349*4882a593Smuzhiyun 	return 0;
350*4882a593Smuzhiyun }
351*4882a593Smuzhiyun 
check_vdma_gioaddr(void)352*4882a593Smuzhiyun static int check_vdma_gioaddr(void)
353*4882a593Smuzhiyun {
354*4882a593Smuzhiyun 	if (gio_err_stat & GIO_ERRMASK) {
355*4882a593Smuzhiyun 		u32 a = sgimc->gio_dma_trans;
356*4882a593Smuzhiyun 		a = (sgimc->gmaddronly & ~a) | (sgimc->gio_dma_sbits & a);
357*4882a593Smuzhiyun 		return gio_err_addr == a;
358*4882a593Smuzhiyun 	}
359*4882a593Smuzhiyun 	return 0;
360*4882a593Smuzhiyun }
361*4882a593Smuzhiyun 
362*4882a593Smuzhiyun /*
363*4882a593Smuzhiyun  * MC sends an interrupt whenever bus or parity errors occur. In addition,
364*4882a593Smuzhiyun  * if the error happened during a CPU read, it also asserts the bus error
365*4882a593Smuzhiyun  * pin on the R4K. Code in bus error handler save the MC bus error registers
366*4882a593Smuzhiyun  * and then clear the interrupt when this happens.
367*4882a593Smuzhiyun  */
368*4882a593Smuzhiyun 
ip28_be_interrupt(const struct pt_regs * regs)369*4882a593Smuzhiyun static int ip28_be_interrupt(const struct pt_regs *regs)
370*4882a593Smuzhiyun {
371*4882a593Smuzhiyun 	int i;
372*4882a593Smuzhiyun 
373*4882a593Smuzhiyun 	save_and_clear_buserr();
374*4882a593Smuzhiyun 	/*
375*4882a593Smuzhiyun 	 * Try to find out, whether we got here by a mispredicted speculative
376*4882a593Smuzhiyun 	 * load/store operation.  If so, it's not fatal, we can go on.
377*4882a593Smuzhiyun 	 */
378*4882a593Smuzhiyun 	/* Any cause other than "Interrupt" (ExcCode 0) is fatal. */
379*4882a593Smuzhiyun 	if (regs->cp0_cause & CAUSEF_EXCCODE)
380*4882a593Smuzhiyun 		goto mips_be_fatal;
381*4882a593Smuzhiyun 
382*4882a593Smuzhiyun 	/* Any cause other than "Bus error interrupt" (IP6) is weird. */
383*4882a593Smuzhiyun 	if ((regs->cp0_cause & CAUSEF_IP6) != CAUSEF_IP6)
384*4882a593Smuzhiyun 		goto mips_be_fatal;
385*4882a593Smuzhiyun 
386*4882a593Smuzhiyun 	if (extio_stat & (EXTIO_HPC3_BUSERR | EXTIO_EISA_BUSERR))
387*4882a593Smuzhiyun 		goto mips_be_fatal;
388*4882a593Smuzhiyun 
389*4882a593Smuzhiyun 	/* Any state other than "Memory bus error" is fatal. */
390*4882a593Smuzhiyun 	if (cpu_err_stat & CPU_ERRMASK & ~SGIMC_CSTAT_ADDR)
391*4882a593Smuzhiyun 		goto mips_be_fatal;
392*4882a593Smuzhiyun 
393*4882a593Smuzhiyun 	/* GIO errors other than timeouts are fatal */
394*4882a593Smuzhiyun 	if (gio_err_stat & GIO_ERRMASK & ~SGIMC_GSTAT_TIME)
395*4882a593Smuzhiyun 		goto mips_be_fatal;
396*4882a593Smuzhiyun 
397*4882a593Smuzhiyun 	/*
398*4882a593Smuzhiyun 	 * Now we have an asynchronous bus error, speculatively or DMA caused.
399*4882a593Smuzhiyun 	 * Need to search all DMA descriptors for the error address.
400*4882a593Smuzhiyun 	 */
401*4882a593Smuzhiyun 	for (i = 0; i < sizeof(hpc3)/sizeof(struct hpc3_stat); ++i) {
402*4882a593Smuzhiyun 		struct hpc3_stat *hp = (struct hpc3_stat *)&hpc3 + i;
403*4882a593Smuzhiyun 		if ((cpu_err_stat & CPU_ERRMASK) &&
404*4882a593Smuzhiyun 		    (cpu_err_addr == hp->ndptr || cpu_err_addr == hp->cbp))
405*4882a593Smuzhiyun 			break;
406*4882a593Smuzhiyun 		if ((gio_err_stat & GIO_ERRMASK) &&
407*4882a593Smuzhiyun 		    (gio_err_addr == hp->ndptr || gio_err_addr == hp->cbp))
408*4882a593Smuzhiyun 			break;
409*4882a593Smuzhiyun 	}
410*4882a593Smuzhiyun 	if (i < sizeof(hpc3)/sizeof(struct hpc3_stat)) {
411*4882a593Smuzhiyun 		struct hpc3_stat *hp = (struct hpc3_stat *)&hpc3 + i;
412*4882a593Smuzhiyun 		printk(KERN_ERR "at DMA addresses: HPC3 @ %08lx:"
413*4882a593Smuzhiyun 		       " ctl %08x, ndp %08x, cbp %08x\n",
414*4882a593Smuzhiyun 		       CPHYSADDR(hp->addr), hp->ctrl, hp->ndptr, hp->cbp);
415*4882a593Smuzhiyun 		goto mips_be_fatal;
416*4882a593Smuzhiyun 	}
417*4882a593Smuzhiyun 	/* Check MC's virtual DMA stuff. */
418*4882a593Smuzhiyun 	if (check_vdma_memaddr()) {
419*4882a593Smuzhiyun 		printk(KERN_ERR "at GIO DMA: mem address 0x%08x.\n",
420*4882a593Smuzhiyun 			sgimc->maddronly);
421*4882a593Smuzhiyun 		goto mips_be_fatal;
422*4882a593Smuzhiyun 	}
423*4882a593Smuzhiyun 	if (check_vdma_gioaddr()) {
424*4882a593Smuzhiyun 		printk(KERN_ERR "at GIO DMA: gio address 0x%08x.\n",
425*4882a593Smuzhiyun 			sgimc->gmaddronly);
426*4882a593Smuzhiyun 		goto mips_be_fatal;
427*4882a593Smuzhiyun 	}
428*4882a593Smuzhiyun 	/* A speculative bus error... */
429*4882a593Smuzhiyun 	if (debug_be_interrupt) {
430*4882a593Smuzhiyun 		print_buserr(regs);
431*4882a593Smuzhiyun 		printk(KERN_ERR "discarded!\n");
432*4882a593Smuzhiyun 	}
433*4882a593Smuzhiyun 	return MIPS_BE_DISCARD;
434*4882a593Smuzhiyun 
435*4882a593Smuzhiyun mips_be_fatal:
436*4882a593Smuzhiyun 	print_buserr(regs);
437*4882a593Smuzhiyun 	return MIPS_BE_FATAL;
438*4882a593Smuzhiyun }
439*4882a593Smuzhiyun 
ip22_be_interrupt(int irq)440*4882a593Smuzhiyun void ip22_be_interrupt(int irq)
441*4882a593Smuzhiyun {
442*4882a593Smuzhiyun 	struct pt_regs *regs = get_irq_regs();
443*4882a593Smuzhiyun 
444*4882a593Smuzhiyun 	count_be_interrupt++;
445*4882a593Smuzhiyun 
446*4882a593Smuzhiyun 	if (ip28_be_interrupt(regs) != MIPS_BE_DISCARD) {
447*4882a593Smuzhiyun 		/* Assume it would be too dangerous to continue ... */
448*4882a593Smuzhiyun 		die_if_kernel("Oops", regs);
449*4882a593Smuzhiyun 		force_sig(SIGBUS);
450*4882a593Smuzhiyun 	} else if (debug_be_interrupt)
451*4882a593Smuzhiyun 		show_regs(regs);
452*4882a593Smuzhiyun }
453*4882a593Smuzhiyun 
ip28_be_handler(struct pt_regs * regs,int is_fixup)454*4882a593Smuzhiyun static int ip28_be_handler(struct pt_regs *regs, int is_fixup)
455*4882a593Smuzhiyun {
456*4882a593Smuzhiyun 	/*
457*4882a593Smuzhiyun 	 * We arrive here only in the unusual case of do_be() invocation,
458*4882a593Smuzhiyun 	 * i.e. by a bus error exception without a bus error interrupt.
459*4882a593Smuzhiyun 	 */
460*4882a593Smuzhiyun 	if (is_fixup) {
461*4882a593Smuzhiyun 		count_be_is_fixup++;
462*4882a593Smuzhiyun 		save_and_clear_buserr();
463*4882a593Smuzhiyun 		return MIPS_BE_FIXUP;
464*4882a593Smuzhiyun 	}
465*4882a593Smuzhiyun 	count_be_handler++;
466*4882a593Smuzhiyun 	return ip28_be_interrupt(regs);
467*4882a593Smuzhiyun }
468*4882a593Smuzhiyun 
ip22_be_init(void)469*4882a593Smuzhiyun void __init ip22_be_init(void)
470*4882a593Smuzhiyun {
471*4882a593Smuzhiyun 	board_be_handler = ip28_be_handler;
472*4882a593Smuzhiyun }
473*4882a593Smuzhiyun 
ip28_show_be_info(struct seq_file * m)474*4882a593Smuzhiyun int ip28_show_be_info(struct seq_file *m)
475*4882a593Smuzhiyun {
476*4882a593Smuzhiyun 	seq_printf(m, "IP28 be fixups\t\t: %u\n", count_be_is_fixup);
477*4882a593Smuzhiyun 	seq_printf(m, "IP28 be interrupts\t: %u\n", count_be_interrupt);
478*4882a593Smuzhiyun 	seq_printf(m, "IP28 be handler\t\t: %u\n", count_be_handler);
479*4882a593Smuzhiyun 
480*4882a593Smuzhiyun 	return 0;
481*4882a593Smuzhiyun }
482*4882a593Smuzhiyun 
debug_be_setup(char * str)483*4882a593Smuzhiyun static int __init debug_be_setup(char *str)
484*4882a593Smuzhiyun {
485*4882a593Smuzhiyun 	debug_be_interrupt++;
486*4882a593Smuzhiyun 	return 1;
487*4882a593Smuzhiyun }
488*4882a593Smuzhiyun __setup("ip28_debug_be", debug_be_setup);
489