xref: /OK3568_Linux_fs/kernel/arch/mips/sgi-ip22/ip22-platform.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun #include <linux/init.h>
3*4882a593Smuzhiyun #include <linux/if_ether.h>
4*4882a593Smuzhiyun #include <linux/kernel.h>
5*4882a593Smuzhiyun #include <linux/platform_device.h>
6*4882a593Smuzhiyun #include <linux/dma-mapping.h>
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <asm/paccess.h>
9*4882a593Smuzhiyun #include <asm/sgi/ip22.h>
10*4882a593Smuzhiyun #include <asm/sgi/hpc3.h>
11*4882a593Smuzhiyun #include <asm/sgi/mc.h>
12*4882a593Smuzhiyun #include <asm/sgi/seeq.h>
13*4882a593Smuzhiyun #include <asm/sgi/wd.h>
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun static struct resource sgiwd93_0_resources[] = {
16*4882a593Smuzhiyun 	{
17*4882a593Smuzhiyun 		.name	= "eth0 irq",
18*4882a593Smuzhiyun 		.start	= SGI_WD93_0_IRQ,
19*4882a593Smuzhiyun 		.end	= SGI_WD93_0_IRQ,
20*4882a593Smuzhiyun 		.flags	= IORESOURCE_IRQ
21*4882a593Smuzhiyun 	}
22*4882a593Smuzhiyun };
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun static struct sgiwd93_platform_data sgiwd93_0_pd = {
25*4882a593Smuzhiyun 	.unit	= 0,
26*4882a593Smuzhiyun 	.irq	= SGI_WD93_0_IRQ,
27*4882a593Smuzhiyun };
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun static u64 sgiwd93_0_dma_mask = DMA_BIT_MASK(32);
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun static struct platform_device sgiwd93_0_device = {
32*4882a593Smuzhiyun 	.name		= "sgiwd93",
33*4882a593Smuzhiyun 	.id		= 0,
34*4882a593Smuzhiyun 	.num_resources	= ARRAY_SIZE(sgiwd93_0_resources),
35*4882a593Smuzhiyun 	.resource	= sgiwd93_0_resources,
36*4882a593Smuzhiyun 	.dev = {
37*4882a593Smuzhiyun 		.platform_data = &sgiwd93_0_pd,
38*4882a593Smuzhiyun 		.dma_mask = &sgiwd93_0_dma_mask,
39*4882a593Smuzhiyun 		.coherent_dma_mask = DMA_BIT_MASK(32),
40*4882a593Smuzhiyun 	},
41*4882a593Smuzhiyun };
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun static struct resource sgiwd93_1_resources[] = {
44*4882a593Smuzhiyun 	{
45*4882a593Smuzhiyun 		.name	= "eth0 irq",
46*4882a593Smuzhiyun 		.start	= SGI_WD93_1_IRQ,
47*4882a593Smuzhiyun 		.end	= SGI_WD93_1_IRQ,
48*4882a593Smuzhiyun 		.flags	= IORESOURCE_IRQ
49*4882a593Smuzhiyun 	}
50*4882a593Smuzhiyun };
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun static struct sgiwd93_platform_data sgiwd93_1_pd = {
53*4882a593Smuzhiyun 	.unit	= 1,
54*4882a593Smuzhiyun 	.irq	= SGI_WD93_1_IRQ,
55*4882a593Smuzhiyun };
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun static u64 sgiwd93_1_dma_mask = DMA_BIT_MASK(32);
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun static struct platform_device sgiwd93_1_device = {
60*4882a593Smuzhiyun 	.name		= "sgiwd93",
61*4882a593Smuzhiyun 	.id		= 1,
62*4882a593Smuzhiyun 	.num_resources	= ARRAY_SIZE(sgiwd93_1_resources),
63*4882a593Smuzhiyun 	.resource	= sgiwd93_1_resources,
64*4882a593Smuzhiyun 	.dev = {
65*4882a593Smuzhiyun 		.platform_data = &sgiwd93_1_pd,
66*4882a593Smuzhiyun 		.dma_mask = &sgiwd93_1_dma_mask,
67*4882a593Smuzhiyun 		.coherent_dma_mask = DMA_BIT_MASK(32),
68*4882a593Smuzhiyun 	},
69*4882a593Smuzhiyun };
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun /*
72*4882a593Smuzhiyun  * Create a platform device for the GPI port that receives the
73*4882a593Smuzhiyun  * image data from the embedded camera.
74*4882a593Smuzhiyun  */
sgiwd93_devinit(void)75*4882a593Smuzhiyun static int __init sgiwd93_devinit(void)
76*4882a593Smuzhiyun {
77*4882a593Smuzhiyun 	int res;
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun 	sgiwd93_0_pd.hregs	= &hpc3c0->scsi_chan0;
80*4882a593Smuzhiyun 	sgiwd93_0_pd.wdregs	= (unsigned char *) hpc3c0->scsi0_ext;
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun 	res = platform_device_register(&sgiwd93_0_device);
83*4882a593Smuzhiyun 	if (res)
84*4882a593Smuzhiyun 		return res;
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun 	if (!ip22_is_fullhouse())
87*4882a593Smuzhiyun 		return 0;
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun 	sgiwd93_1_pd.hregs	= &hpc3c0->scsi_chan1;
90*4882a593Smuzhiyun 	sgiwd93_1_pd.wdregs	= (unsigned char *) hpc3c0->scsi1_ext;
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun 	return platform_device_register(&sgiwd93_1_device);
93*4882a593Smuzhiyun }
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun device_initcall(sgiwd93_devinit);
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun static struct resource sgiseeq_0_resources[] = {
98*4882a593Smuzhiyun 	{
99*4882a593Smuzhiyun 		.name	= "eth0 irq",
100*4882a593Smuzhiyun 		.start	= SGI_ENET_IRQ,
101*4882a593Smuzhiyun 		.end	= SGI_ENET_IRQ,
102*4882a593Smuzhiyun 		.flags	= IORESOURCE_IRQ
103*4882a593Smuzhiyun 	}
104*4882a593Smuzhiyun };
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun static struct sgiseeq_platform_data eth0_pd;
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun static u64 sgiseeq_dma_mask = DMA_BIT_MASK(32);
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun static struct platform_device eth0_device = {
111*4882a593Smuzhiyun 	.name		= "sgiseeq",
112*4882a593Smuzhiyun 	.id		= 0,
113*4882a593Smuzhiyun 	.num_resources	= ARRAY_SIZE(sgiseeq_0_resources),
114*4882a593Smuzhiyun 	.resource	= sgiseeq_0_resources,
115*4882a593Smuzhiyun 	.dev = {
116*4882a593Smuzhiyun 		.platform_data = &eth0_pd,
117*4882a593Smuzhiyun 		.dma_mask = &sgiseeq_dma_mask,
118*4882a593Smuzhiyun 		.coherent_dma_mask = DMA_BIT_MASK(32),
119*4882a593Smuzhiyun 	},
120*4882a593Smuzhiyun };
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun static struct resource sgiseeq_1_resources[] = {
123*4882a593Smuzhiyun 	{
124*4882a593Smuzhiyun 		.name	= "eth1 irq",
125*4882a593Smuzhiyun 		.start	= SGI_GIO_0_IRQ,
126*4882a593Smuzhiyun 		.end	= SGI_GIO_0_IRQ,
127*4882a593Smuzhiyun 		.flags	= IORESOURCE_IRQ
128*4882a593Smuzhiyun 	}
129*4882a593Smuzhiyun };
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun static struct sgiseeq_platform_data eth1_pd;
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun static struct platform_device eth1_device = {
134*4882a593Smuzhiyun 	.name		= "sgiseeq",
135*4882a593Smuzhiyun 	.id		= 1,
136*4882a593Smuzhiyun 	.num_resources	= ARRAY_SIZE(sgiseeq_1_resources),
137*4882a593Smuzhiyun 	.resource	= sgiseeq_1_resources,
138*4882a593Smuzhiyun 	.dev = {
139*4882a593Smuzhiyun 		.platform_data = &eth1_pd,
140*4882a593Smuzhiyun 	},
141*4882a593Smuzhiyun };
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun /*
144*4882a593Smuzhiyun  * Create a platform device for the GPI port that receives the
145*4882a593Smuzhiyun  * image data from the embedded camera.
146*4882a593Smuzhiyun  */
sgiseeq_devinit(void)147*4882a593Smuzhiyun static int __init sgiseeq_devinit(void)
148*4882a593Smuzhiyun {
149*4882a593Smuzhiyun 	unsigned int pbdma __maybe_unused;
150*4882a593Smuzhiyun 	int res, i;
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun 	eth0_pd.hpc = hpc3c0;
153*4882a593Smuzhiyun 	eth0_pd.irq = SGI_ENET_IRQ;
154*4882a593Smuzhiyun #define EADDR_NVOFS	250
155*4882a593Smuzhiyun 	for (i = 0; i < 3; i++) {
156*4882a593Smuzhiyun 		unsigned short tmp = ip22_nvram_read(EADDR_NVOFS / 2 + i);
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun 		eth0_pd.mac[2 * i]     = tmp >> 8;
159*4882a593Smuzhiyun 		eth0_pd.mac[2 * i + 1] = tmp & 0xff;
160*4882a593Smuzhiyun 	}
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun 	res = platform_device_register(&eth0_device);
163*4882a593Smuzhiyun 	if (res)
164*4882a593Smuzhiyun 		return res;
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun 	/* Second HPC is missing? */
167*4882a593Smuzhiyun 	if (ip22_is_fullhouse() ||
168*4882a593Smuzhiyun 	    get_dbe(pbdma, (unsigned int *)&hpc3c1->pbdma[1]))
169*4882a593Smuzhiyun 		return 0;
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun 	sgimc->giopar |= SGIMC_GIOPAR_MASTEREXP1 | SGIMC_GIOPAR_EXP164 |
172*4882a593Smuzhiyun 			 SGIMC_GIOPAR_HPC264;
173*4882a593Smuzhiyun 	hpc3c1->pbus_piocfg[0][0] = 0x3ffff;
174*4882a593Smuzhiyun 	/* interrupt/config register on Challenge S Mezz board */
175*4882a593Smuzhiyun 	hpc3c1->pbus_extregs[0][0] = 0x30;
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun 	eth1_pd.hpc = hpc3c1;
178*4882a593Smuzhiyun 	eth1_pd.irq = SGI_GIO_0_IRQ;
179*4882a593Smuzhiyun #define EADDR_NVOFS	250
180*4882a593Smuzhiyun 	for (i = 0; i < 3; i++) {
181*4882a593Smuzhiyun 		unsigned short tmp = ip22_eeprom_read(&hpc3c1->eeprom,
182*4882a593Smuzhiyun 						      EADDR_NVOFS / 2 + i);
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun 		eth1_pd.mac[2 * i]     = tmp >> 8;
185*4882a593Smuzhiyun 		eth1_pd.mac[2 * i + 1] = tmp & 0xff;
186*4882a593Smuzhiyun 	}
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun 	return platform_device_register(&eth1_device);
189*4882a593Smuzhiyun }
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun device_initcall(sgiseeq_devinit);
192*4882a593Smuzhiyun 
sgi_hal2_devinit(void)193*4882a593Smuzhiyun static int __init sgi_hal2_devinit(void)
194*4882a593Smuzhiyun {
195*4882a593Smuzhiyun 	return IS_ERR(platform_device_register_simple("sgihal2", 0, NULL, 0));
196*4882a593Smuzhiyun }
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun device_initcall(sgi_hal2_devinit);
199*4882a593Smuzhiyun 
sgi_button_devinit(void)200*4882a593Smuzhiyun static int __init sgi_button_devinit(void)
201*4882a593Smuzhiyun {
202*4882a593Smuzhiyun 	if (ip22_is_fullhouse())
203*4882a593Smuzhiyun 		return 0; /* full house has no volume buttons */
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun 	return IS_ERR(platform_device_register_simple("sgibtns", -1, NULL, 0));
206*4882a593Smuzhiyun }
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun device_initcall(sgi_button_devinit);
209*4882a593Smuzhiyun 
sgi_ds1286_devinit(void)210*4882a593Smuzhiyun static int __init sgi_ds1286_devinit(void)
211*4882a593Smuzhiyun {
212*4882a593Smuzhiyun 	struct resource res;
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun 	memset(&res, 0, sizeof(res));
215*4882a593Smuzhiyun 	res.start = HPC3_CHIP0_BASE + offsetof(struct hpc3_regs, rtcregs);
216*4882a593Smuzhiyun 	res.end = res.start + sizeof(hpc3c0->rtcregs) - 1;
217*4882a593Smuzhiyun 	res.flags = IORESOURCE_MEM;
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun 	return IS_ERR(platform_device_register_simple("rtc-ds1286", -1,
220*4882a593Smuzhiyun 						      &res, 1));
221*4882a593Smuzhiyun }
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun device_initcall(sgi_ds1286_devinit);
224