1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * ip22-berr.c: Bus error handling.
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2002, 2003 Ladislav Michl (ladis@linux-mips.org)
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <linux/init.h>
9*4882a593Smuzhiyun #include <linux/kernel.h>
10*4882a593Smuzhiyun #include <linux/sched/signal.h>
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #include <asm/addrspace.h>
13*4882a593Smuzhiyun #include <asm/traps.h>
14*4882a593Smuzhiyun #include <asm/branch.h>
15*4882a593Smuzhiyun #include <asm/irq_regs.h>
16*4882a593Smuzhiyun #include <asm/sgi/mc.h>
17*4882a593Smuzhiyun #include <asm/sgi/hpc3.h>
18*4882a593Smuzhiyun #include <asm/sgi/ioc.h>
19*4882a593Smuzhiyun #include <asm/sgi/ip22.h>
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun static unsigned int cpu_err_stat; /* Status reg for CPU */
23*4882a593Smuzhiyun static unsigned int gio_err_stat; /* Status reg for GIO */
24*4882a593Smuzhiyun static unsigned int cpu_err_addr; /* Error address reg for CPU */
25*4882a593Smuzhiyun static unsigned int gio_err_addr; /* Error address reg for GIO */
26*4882a593Smuzhiyun static unsigned int extio_stat;
27*4882a593Smuzhiyun static unsigned int hpc3_berr_stat; /* Bus error interrupt status */
28*4882a593Smuzhiyun
save_and_clear_buserr(void)29*4882a593Smuzhiyun static void save_and_clear_buserr(void)
30*4882a593Smuzhiyun {
31*4882a593Smuzhiyun /* save status registers */
32*4882a593Smuzhiyun cpu_err_addr = sgimc->cerr;
33*4882a593Smuzhiyun cpu_err_stat = sgimc->cstat;
34*4882a593Smuzhiyun gio_err_addr = sgimc->gerr;
35*4882a593Smuzhiyun gio_err_stat = sgimc->gstat;
36*4882a593Smuzhiyun extio_stat = ip22_is_fullhouse() ? sgioc->extio : (sgint->errstat << 4);
37*4882a593Smuzhiyun hpc3_berr_stat = hpc3c0->bestat;
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun sgimc->cstat = sgimc->gstat = 0;
40*4882a593Smuzhiyun }
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun #define GIO_ERRMASK 0xff00
43*4882a593Smuzhiyun #define CPU_ERRMASK 0x3f00
44*4882a593Smuzhiyun
print_buserr(void)45*4882a593Smuzhiyun static void print_buserr(void)
46*4882a593Smuzhiyun {
47*4882a593Smuzhiyun if (extio_stat & EXTIO_MC_BUSERR)
48*4882a593Smuzhiyun printk(KERN_ERR "MC Bus Error\n");
49*4882a593Smuzhiyun if (extio_stat & EXTIO_HPC3_BUSERR)
50*4882a593Smuzhiyun printk(KERN_ERR "HPC3 Bus Error 0x%x:<id=0x%x,%s,lane=0x%x>\n",
51*4882a593Smuzhiyun hpc3_berr_stat,
52*4882a593Smuzhiyun (hpc3_berr_stat & HPC3_BESTAT_PIDMASK) >>
53*4882a593Smuzhiyun HPC3_BESTAT_PIDSHIFT,
54*4882a593Smuzhiyun (hpc3_berr_stat & HPC3_BESTAT_CTYPE) ? "PIO" : "DMA",
55*4882a593Smuzhiyun hpc3_berr_stat & HPC3_BESTAT_BLMASK);
56*4882a593Smuzhiyun if (extio_stat & EXTIO_EISA_BUSERR)
57*4882a593Smuzhiyun printk(KERN_ERR "EISA Bus Error\n");
58*4882a593Smuzhiyun if (cpu_err_stat & CPU_ERRMASK)
59*4882a593Smuzhiyun printk(KERN_ERR "CPU error 0x%x<%s%s%s%s%s%s> @ 0x%08x\n",
60*4882a593Smuzhiyun cpu_err_stat,
61*4882a593Smuzhiyun cpu_err_stat & SGIMC_CSTAT_RD ? "RD " : "",
62*4882a593Smuzhiyun cpu_err_stat & SGIMC_CSTAT_PAR ? "PAR " : "",
63*4882a593Smuzhiyun cpu_err_stat & SGIMC_CSTAT_ADDR ? "ADDR " : "",
64*4882a593Smuzhiyun cpu_err_stat & SGIMC_CSTAT_SYSAD_PAR ? "SYSAD " : "",
65*4882a593Smuzhiyun cpu_err_stat & SGIMC_CSTAT_SYSCMD_PAR ? "SYSCMD " : "",
66*4882a593Smuzhiyun cpu_err_stat & SGIMC_CSTAT_BAD_DATA ? "BAD_DATA " : "",
67*4882a593Smuzhiyun cpu_err_addr);
68*4882a593Smuzhiyun if (gio_err_stat & GIO_ERRMASK)
69*4882a593Smuzhiyun printk(KERN_ERR "GIO error 0x%x:<%s%s%s%s%s%s%s%s> @ 0x%08x\n",
70*4882a593Smuzhiyun gio_err_stat,
71*4882a593Smuzhiyun gio_err_stat & SGIMC_GSTAT_RD ? "RD " : "",
72*4882a593Smuzhiyun gio_err_stat & SGIMC_GSTAT_WR ? "WR " : "",
73*4882a593Smuzhiyun gio_err_stat & SGIMC_GSTAT_TIME ? "TIME " : "",
74*4882a593Smuzhiyun gio_err_stat & SGIMC_GSTAT_PROM ? "PROM " : "",
75*4882a593Smuzhiyun gio_err_stat & SGIMC_GSTAT_ADDR ? "ADDR " : "",
76*4882a593Smuzhiyun gio_err_stat & SGIMC_GSTAT_BC ? "BC " : "",
77*4882a593Smuzhiyun gio_err_stat & SGIMC_GSTAT_PIO_RD ? "PIO_RD " : "",
78*4882a593Smuzhiyun gio_err_stat & SGIMC_GSTAT_PIO_WR ? "PIO_WR " : "",
79*4882a593Smuzhiyun gio_err_addr);
80*4882a593Smuzhiyun }
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun /*
83*4882a593Smuzhiyun * MC sends an interrupt whenever bus or parity errors occur. In addition,
84*4882a593Smuzhiyun * if the error happened during a CPU read, it also asserts the bus error
85*4882a593Smuzhiyun * pin on the R4K. Code in bus error handler save the MC bus error registers
86*4882a593Smuzhiyun * and then clear the interrupt when this happens.
87*4882a593Smuzhiyun */
88*4882a593Smuzhiyun
ip22_be_interrupt(int irq)89*4882a593Smuzhiyun void ip22_be_interrupt(int irq)
90*4882a593Smuzhiyun {
91*4882a593Smuzhiyun const int field = 2 * sizeof(unsigned long);
92*4882a593Smuzhiyun struct pt_regs *regs = get_irq_regs();
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun save_and_clear_buserr();
95*4882a593Smuzhiyun print_buserr();
96*4882a593Smuzhiyun printk(KERN_ALERT "%s bus error, epc == %0*lx, ra == %0*lx\n",
97*4882a593Smuzhiyun (regs->cp0_cause & 4) ? "Data" : "Instruction",
98*4882a593Smuzhiyun field, regs->cp0_epc, field, regs->regs[31]);
99*4882a593Smuzhiyun /* Assume it would be too dangerous to continue ... */
100*4882a593Smuzhiyun die_if_kernel("Oops", regs);
101*4882a593Smuzhiyun force_sig(SIGBUS);
102*4882a593Smuzhiyun }
103*4882a593Smuzhiyun
ip22_be_handler(struct pt_regs * regs,int is_fixup)104*4882a593Smuzhiyun static int ip22_be_handler(struct pt_regs *regs, int is_fixup)
105*4882a593Smuzhiyun {
106*4882a593Smuzhiyun save_and_clear_buserr();
107*4882a593Smuzhiyun if (is_fixup)
108*4882a593Smuzhiyun return MIPS_BE_FIXUP;
109*4882a593Smuzhiyun print_buserr();
110*4882a593Smuzhiyun return MIPS_BE_FATAL;
111*4882a593Smuzhiyun }
112*4882a593Smuzhiyun
ip22_be_init(void)113*4882a593Smuzhiyun void __init ip22_be_init(void)
114*4882a593Smuzhiyun {
115*4882a593Smuzhiyun board_be_handler = ip22_be_handler;
116*4882a593Smuzhiyun }
117