1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Parts of this file are based on Ralink's 2.6.21 BSP
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Copyright (C) 2008 Imre Kaloz <kaloz@openwrt.org>
7*4882a593Smuzhiyun * Copyright (C) 2008-2011 Gabor Juhos <juhosg@openwrt.org>
8*4882a593Smuzhiyun * Copyright (C) 2013 John Crispin <john@phrozen.org>
9*4882a593Smuzhiyun */
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #include <linux/kernel.h>
12*4882a593Smuzhiyun #include <linux/init.h>
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun #include <asm/mipsregs.h>
15*4882a593Smuzhiyun #include <asm/mach-ralink/ralink_regs.h>
16*4882a593Smuzhiyun #include <asm/mach-ralink/rt3883.h>
17*4882a593Smuzhiyun #include <asm/mach-ralink/pinmux.h>
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun #include "common.h"
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun static struct rt2880_pmx_func i2c_func[] = { FUNC("i2c", 0, 1, 2) };
22*4882a593Smuzhiyun static struct rt2880_pmx_func spi_func[] = { FUNC("spi", 0, 3, 4) };
23*4882a593Smuzhiyun static struct rt2880_pmx_func uartf_func[] = {
24*4882a593Smuzhiyun FUNC("uartf", RT3883_GPIO_MODE_UARTF, 7, 8),
25*4882a593Smuzhiyun FUNC("pcm uartf", RT3883_GPIO_MODE_PCM_UARTF, 7, 8),
26*4882a593Smuzhiyun FUNC("pcm i2s", RT3883_GPIO_MODE_PCM_I2S, 7, 8),
27*4882a593Smuzhiyun FUNC("i2s uartf", RT3883_GPIO_MODE_I2S_UARTF, 7, 8),
28*4882a593Smuzhiyun FUNC("pcm gpio", RT3883_GPIO_MODE_PCM_GPIO, 11, 4),
29*4882a593Smuzhiyun FUNC("gpio uartf", RT3883_GPIO_MODE_GPIO_UARTF, 7, 4),
30*4882a593Smuzhiyun FUNC("gpio i2s", RT3883_GPIO_MODE_GPIO_I2S, 7, 4),
31*4882a593Smuzhiyun };
32*4882a593Smuzhiyun static struct rt2880_pmx_func uartlite_func[] = { FUNC("uartlite", 0, 15, 2) };
33*4882a593Smuzhiyun static struct rt2880_pmx_func jtag_func[] = { FUNC("jtag", 0, 17, 5) };
34*4882a593Smuzhiyun static struct rt2880_pmx_func mdio_func[] = { FUNC("mdio", 0, 22, 2) };
35*4882a593Smuzhiyun static struct rt2880_pmx_func lna_a_func[] = { FUNC("lna a", 0, 32, 3) };
36*4882a593Smuzhiyun static struct rt2880_pmx_func lna_g_func[] = { FUNC("lna g", 0, 35, 3) };
37*4882a593Smuzhiyun static struct rt2880_pmx_func pci_func[] = {
38*4882a593Smuzhiyun FUNC("pci-dev", 0, 40, 32),
39*4882a593Smuzhiyun FUNC("pci-host2", 1, 40, 32),
40*4882a593Smuzhiyun FUNC("pci-host1", 2, 40, 32),
41*4882a593Smuzhiyun FUNC("pci-fnc", 3, 40, 32)
42*4882a593Smuzhiyun };
43*4882a593Smuzhiyun static struct rt2880_pmx_func ge1_func[] = { FUNC("ge1", 0, 72, 12) };
44*4882a593Smuzhiyun static struct rt2880_pmx_func ge2_func[] = { FUNC("ge2", 0, 84, 12) };
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun static struct rt2880_pmx_group rt3883_pinmux_data[] = {
47*4882a593Smuzhiyun GRP("i2c", i2c_func, 1, RT3883_GPIO_MODE_I2C),
48*4882a593Smuzhiyun GRP("spi", spi_func, 1, RT3883_GPIO_MODE_SPI),
49*4882a593Smuzhiyun GRP("uartf", uartf_func, RT3883_GPIO_MODE_UART0_MASK,
50*4882a593Smuzhiyun RT3883_GPIO_MODE_UART0_SHIFT),
51*4882a593Smuzhiyun GRP("uartlite", uartlite_func, 1, RT3883_GPIO_MODE_UART1),
52*4882a593Smuzhiyun GRP("jtag", jtag_func, 1, RT3883_GPIO_MODE_JTAG),
53*4882a593Smuzhiyun GRP("mdio", mdio_func, 1, RT3883_GPIO_MODE_MDIO),
54*4882a593Smuzhiyun GRP("lna a", lna_a_func, 1, RT3883_GPIO_MODE_LNA_A),
55*4882a593Smuzhiyun GRP("lna g", lna_g_func, 1, RT3883_GPIO_MODE_LNA_G),
56*4882a593Smuzhiyun GRP("pci", pci_func, RT3883_GPIO_MODE_PCI_MASK,
57*4882a593Smuzhiyun RT3883_GPIO_MODE_PCI_SHIFT),
58*4882a593Smuzhiyun GRP("ge1", ge1_func, 1, RT3883_GPIO_MODE_GE1),
59*4882a593Smuzhiyun GRP("ge2", ge2_func, 1, RT3883_GPIO_MODE_GE2),
60*4882a593Smuzhiyun { 0 }
61*4882a593Smuzhiyun };
62*4882a593Smuzhiyun
ralink_clk_init(void)63*4882a593Smuzhiyun void __init ralink_clk_init(void)
64*4882a593Smuzhiyun {
65*4882a593Smuzhiyun unsigned long cpu_rate, sys_rate;
66*4882a593Smuzhiyun u32 syscfg0;
67*4882a593Smuzhiyun u32 clksel;
68*4882a593Smuzhiyun u32 ddr2;
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun syscfg0 = rt_sysc_r32(RT3883_SYSC_REG_SYSCFG0);
71*4882a593Smuzhiyun clksel = ((syscfg0 >> RT3883_SYSCFG0_CPUCLK_SHIFT) &
72*4882a593Smuzhiyun RT3883_SYSCFG0_CPUCLK_MASK);
73*4882a593Smuzhiyun ddr2 = syscfg0 & RT3883_SYSCFG0_DRAM_TYPE_DDR2;
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun switch (clksel) {
76*4882a593Smuzhiyun case RT3883_SYSCFG0_CPUCLK_250:
77*4882a593Smuzhiyun cpu_rate = 250000000;
78*4882a593Smuzhiyun sys_rate = (ddr2) ? 125000000 : 83000000;
79*4882a593Smuzhiyun break;
80*4882a593Smuzhiyun case RT3883_SYSCFG0_CPUCLK_384:
81*4882a593Smuzhiyun cpu_rate = 384000000;
82*4882a593Smuzhiyun sys_rate = (ddr2) ? 128000000 : 96000000;
83*4882a593Smuzhiyun break;
84*4882a593Smuzhiyun case RT3883_SYSCFG0_CPUCLK_480:
85*4882a593Smuzhiyun cpu_rate = 480000000;
86*4882a593Smuzhiyun sys_rate = (ddr2) ? 160000000 : 120000000;
87*4882a593Smuzhiyun break;
88*4882a593Smuzhiyun case RT3883_SYSCFG0_CPUCLK_500:
89*4882a593Smuzhiyun cpu_rate = 500000000;
90*4882a593Smuzhiyun sys_rate = (ddr2) ? 166000000 : 125000000;
91*4882a593Smuzhiyun break;
92*4882a593Smuzhiyun }
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun ralink_clk_add("cpu", cpu_rate);
95*4882a593Smuzhiyun ralink_clk_add("10000100.timer", sys_rate);
96*4882a593Smuzhiyun ralink_clk_add("10000120.watchdog", sys_rate);
97*4882a593Smuzhiyun ralink_clk_add("10000500.uart", 40000000);
98*4882a593Smuzhiyun ralink_clk_add("10000900.i2c", 40000000);
99*4882a593Smuzhiyun ralink_clk_add("10000a00.i2s", 40000000);
100*4882a593Smuzhiyun ralink_clk_add("10000b00.spi", sys_rate);
101*4882a593Smuzhiyun ralink_clk_add("10000b40.spi", sys_rate);
102*4882a593Smuzhiyun ralink_clk_add("10000c00.uartlite", 40000000);
103*4882a593Smuzhiyun ralink_clk_add("10100000.ethernet", sys_rate);
104*4882a593Smuzhiyun ralink_clk_add("10180000.wmac", 40000000);
105*4882a593Smuzhiyun }
106*4882a593Smuzhiyun
ralink_of_remap(void)107*4882a593Smuzhiyun void __init ralink_of_remap(void)
108*4882a593Smuzhiyun {
109*4882a593Smuzhiyun rt_sysc_membase = plat_of_remap_node("ralink,rt3883-sysc");
110*4882a593Smuzhiyun rt_memc_membase = plat_of_remap_node("ralink,rt3883-memc");
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun if (!rt_sysc_membase || !rt_memc_membase)
113*4882a593Smuzhiyun panic("Failed to remap core resources");
114*4882a593Smuzhiyun }
115*4882a593Smuzhiyun
prom_soc_init(struct ralink_soc_info * soc_info)116*4882a593Smuzhiyun void prom_soc_init(struct ralink_soc_info *soc_info)
117*4882a593Smuzhiyun {
118*4882a593Smuzhiyun void __iomem *sysc = (void __iomem *) KSEG1ADDR(RT3883_SYSC_BASE);
119*4882a593Smuzhiyun const char *name;
120*4882a593Smuzhiyun u32 n0;
121*4882a593Smuzhiyun u32 n1;
122*4882a593Smuzhiyun u32 id;
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun n0 = __raw_readl(sysc + RT3883_SYSC_REG_CHIPID0_3);
125*4882a593Smuzhiyun n1 = __raw_readl(sysc + RT3883_SYSC_REG_CHIPID4_7);
126*4882a593Smuzhiyun id = __raw_readl(sysc + RT3883_SYSC_REG_REVID);
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun if (n0 == RT3883_CHIP_NAME0 && n1 == RT3883_CHIP_NAME1) {
129*4882a593Smuzhiyun soc_info->compatible = "ralink,rt3883-soc";
130*4882a593Smuzhiyun name = "RT3883";
131*4882a593Smuzhiyun } else {
132*4882a593Smuzhiyun panic("rt3883: unknown SoC, n0:%08x n1:%08x", n0, n1);
133*4882a593Smuzhiyun }
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun snprintf(soc_info->sys_type, RAMIPS_SYS_TYPE_LEN,
136*4882a593Smuzhiyun "Ralink %s ver:%u eco:%u",
137*4882a593Smuzhiyun name,
138*4882a593Smuzhiyun (id >> RT3883_REVID_VER_ID_SHIFT) & RT3883_REVID_VER_ID_MASK,
139*4882a593Smuzhiyun (id & RT3883_REVID_ECO_ID_MASK));
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun soc_info->mem_base = RT3883_SDRAM_BASE;
142*4882a593Smuzhiyun soc_info->mem_size_min = RT3883_MEM_SIZE_MIN;
143*4882a593Smuzhiyun soc_info->mem_size_max = RT3883_MEM_SIZE_MAX;
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun rt2880_pinmux_data = rt3883_pinmux_data;
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun ralink_soc = RT3883_SOC;
148*4882a593Smuzhiyun }
149