xref: /OK3568_Linux_fs/kernel/arch/mips/ralink/mt7620.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Parts of this file are based on Ralink's 2.6.21 BSP
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * Copyright (C) 2008-2011 Gabor Juhos <juhosg@openwrt.org>
7*4882a593Smuzhiyun  * Copyright (C) 2008 Imre Kaloz <kaloz@openwrt.org>
8*4882a593Smuzhiyun  * Copyright (C) 2013 John Crispin <john@phrozen.org>
9*4882a593Smuzhiyun  */
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #include <linux/kernel.h>
12*4882a593Smuzhiyun #include <linux/init.h>
13*4882a593Smuzhiyun #include <linux/bug.h>
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun #include <asm/mipsregs.h>
16*4882a593Smuzhiyun #include <asm/mach-ralink/ralink_regs.h>
17*4882a593Smuzhiyun #include <asm/mach-ralink/mt7620.h>
18*4882a593Smuzhiyun #include <asm/mach-ralink/pinmux.h>
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun #include "common.h"
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun /* analog */
23*4882a593Smuzhiyun #define PMU0_CFG		0x88
24*4882a593Smuzhiyun #define PMU_SW_SET		BIT(28)
25*4882a593Smuzhiyun #define A_DCDC_EN		BIT(24)
26*4882a593Smuzhiyun #define A_SSC_PERI		BIT(19)
27*4882a593Smuzhiyun #define A_SSC_GEN		BIT(18)
28*4882a593Smuzhiyun #define A_SSC_M			0x3
29*4882a593Smuzhiyun #define A_SSC_S			16
30*4882a593Smuzhiyun #define A_DLY_M			0x7
31*4882a593Smuzhiyun #define A_DLY_S			8
32*4882a593Smuzhiyun #define A_VTUNE_M		0xff
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun /* digital */
35*4882a593Smuzhiyun #define PMU1_CFG		0x8C
36*4882a593Smuzhiyun #define DIG_SW_SEL		BIT(25)
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun /* clock scaling */
39*4882a593Smuzhiyun #define CLKCFG_FDIV_MASK	0x1f00
40*4882a593Smuzhiyun #define CLKCFG_FDIV_USB_VAL	0x0300
41*4882a593Smuzhiyun #define CLKCFG_FFRAC_MASK	0x001f
42*4882a593Smuzhiyun #define CLKCFG_FFRAC_USB_VAL	0x0003
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun /* EFUSE bits */
45*4882a593Smuzhiyun #define EFUSE_MT7688		0x100000
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun /* DRAM type bit */
48*4882a593Smuzhiyun #define DRAM_TYPE_MT7628_MASK	0x1
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun /* does the board have sdram or ddram */
51*4882a593Smuzhiyun static int dram_type;
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun static struct rt2880_pmx_func i2c_grp[] =  { FUNC("i2c", 0, 1, 2) };
54*4882a593Smuzhiyun static struct rt2880_pmx_func spi_grp[] = { FUNC("spi", 0, 3, 4) };
55*4882a593Smuzhiyun static struct rt2880_pmx_func uartlite_grp[] = { FUNC("uartlite", 0, 15, 2) };
56*4882a593Smuzhiyun static struct rt2880_pmx_func mdio_grp[] = {
57*4882a593Smuzhiyun 	FUNC("mdio", MT7620_GPIO_MODE_MDIO, 22, 2),
58*4882a593Smuzhiyun 	FUNC("refclk", MT7620_GPIO_MODE_MDIO_REFCLK, 22, 2),
59*4882a593Smuzhiyun };
60*4882a593Smuzhiyun static struct rt2880_pmx_func rgmii1_grp[] = { FUNC("rgmii1", 0, 24, 12) };
61*4882a593Smuzhiyun static struct rt2880_pmx_func refclk_grp[] = { FUNC("spi refclk", 0, 37, 3) };
62*4882a593Smuzhiyun static struct rt2880_pmx_func ephy_grp[] = { FUNC("ephy", 0, 40, 5) };
63*4882a593Smuzhiyun static struct rt2880_pmx_func rgmii2_grp[] = { FUNC("rgmii2", 0, 60, 12) };
64*4882a593Smuzhiyun static struct rt2880_pmx_func wled_grp[] = { FUNC("wled", 0, 72, 1) };
65*4882a593Smuzhiyun static struct rt2880_pmx_func pa_grp[] = { FUNC("pa", 0, 18, 4) };
66*4882a593Smuzhiyun static struct rt2880_pmx_func uartf_grp[] = {
67*4882a593Smuzhiyun 	FUNC("uartf", MT7620_GPIO_MODE_UARTF, 7, 8),
68*4882a593Smuzhiyun 	FUNC("pcm uartf", MT7620_GPIO_MODE_PCM_UARTF, 7, 8),
69*4882a593Smuzhiyun 	FUNC("pcm i2s", MT7620_GPIO_MODE_PCM_I2S, 7, 8),
70*4882a593Smuzhiyun 	FUNC("i2s uartf", MT7620_GPIO_MODE_I2S_UARTF, 7, 8),
71*4882a593Smuzhiyun 	FUNC("pcm gpio", MT7620_GPIO_MODE_PCM_GPIO, 11, 4),
72*4882a593Smuzhiyun 	FUNC("gpio uartf", MT7620_GPIO_MODE_GPIO_UARTF, 7, 4),
73*4882a593Smuzhiyun 	FUNC("gpio i2s", MT7620_GPIO_MODE_GPIO_I2S, 7, 4),
74*4882a593Smuzhiyun };
75*4882a593Smuzhiyun static struct rt2880_pmx_func wdt_grp[] = {
76*4882a593Smuzhiyun 	FUNC("wdt rst", 0, 17, 1),
77*4882a593Smuzhiyun 	FUNC("wdt refclk", 0, 17, 1),
78*4882a593Smuzhiyun 	};
79*4882a593Smuzhiyun static struct rt2880_pmx_func pcie_rst_grp[] = {
80*4882a593Smuzhiyun 	FUNC("pcie rst", MT7620_GPIO_MODE_PCIE_RST, 36, 1),
81*4882a593Smuzhiyun 	FUNC("pcie refclk", MT7620_GPIO_MODE_PCIE_REF, 36, 1)
82*4882a593Smuzhiyun };
83*4882a593Smuzhiyun static struct rt2880_pmx_func nd_sd_grp[] = {
84*4882a593Smuzhiyun 	FUNC("nand", MT7620_GPIO_MODE_NAND, 45, 15),
85*4882a593Smuzhiyun 	FUNC("sd", MT7620_GPIO_MODE_SD, 47, 13)
86*4882a593Smuzhiyun };
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun static struct rt2880_pmx_group mt7620a_pinmux_data[] = {
89*4882a593Smuzhiyun 	GRP("i2c", i2c_grp, 1, MT7620_GPIO_MODE_I2C),
90*4882a593Smuzhiyun 	GRP("uartf", uartf_grp, MT7620_GPIO_MODE_UART0_MASK,
91*4882a593Smuzhiyun 		MT7620_GPIO_MODE_UART0_SHIFT),
92*4882a593Smuzhiyun 	GRP("spi", spi_grp, 1, MT7620_GPIO_MODE_SPI),
93*4882a593Smuzhiyun 	GRP("uartlite", uartlite_grp, 1, MT7620_GPIO_MODE_UART1),
94*4882a593Smuzhiyun 	GRP_G("wdt", wdt_grp, MT7620_GPIO_MODE_WDT_MASK,
95*4882a593Smuzhiyun 		MT7620_GPIO_MODE_WDT_GPIO, MT7620_GPIO_MODE_WDT_SHIFT),
96*4882a593Smuzhiyun 	GRP_G("mdio", mdio_grp, MT7620_GPIO_MODE_MDIO_MASK,
97*4882a593Smuzhiyun 		MT7620_GPIO_MODE_MDIO_GPIO, MT7620_GPIO_MODE_MDIO_SHIFT),
98*4882a593Smuzhiyun 	GRP("rgmii1", rgmii1_grp, 1, MT7620_GPIO_MODE_RGMII1),
99*4882a593Smuzhiyun 	GRP("spi refclk", refclk_grp, 1, MT7620_GPIO_MODE_SPI_REF_CLK),
100*4882a593Smuzhiyun 	GRP_G("pcie", pcie_rst_grp, MT7620_GPIO_MODE_PCIE_MASK,
101*4882a593Smuzhiyun 		MT7620_GPIO_MODE_PCIE_GPIO, MT7620_GPIO_MODE_PCIE_SHIFT),
102*4882a593Smuzhiyun 	GRP_G("nd_sd", nd_sd_grp, MT7620_GPIO_MODE_ND_SD_MASK,
103*4882a593Smuzhiyun 		MT7620_GPIO_MODE_ND_SD_GPIO, MT7620_GPIO_MODE_ND_SD_SHIFT),
104*4882a593Smuzhiyun 	GRP("rgmii2", rgmii2_grp, 1, MT7620_GPIO_MODE_RGMII2),
105*4882a593Smuzhiyun 	GRP("wled", wled_grp, 1, MT7620_GPIO_MODE_WLED),
106*4882a593Smuzhiyun 	GRP("ephy", ephy_grp, 1, MT7620_GPIO_MODE_EPHY),
107*4882a593Smuzhiyun 	GRP("pa", pa_grp, 1, MT7620_GPIO_MODE_PA),
108*4882a593Smuzhiyun 	{ 0 }
109*4882a593Smuzhiyun };
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun static struct rt2880_pmx_func pwm1_grp_mt7628[] = {
112*4882a593Smuzhiyun 	FUNC("sdxc d6", 3, 19, 1),
113*4882a593Smuzhiyun 	FUNC("utif", 2, 19, 1),
114*4882a593Smuzhiyun 	FUNC("gpio", 1, 19, 1),
115*4882a593Smuzhiyun 	FUNC("pwm1", 0, 19, 1),
116*4882a593Smuzhiyun };
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun static struct rt2880_pmx_func pwm0_grp_mt7628[] = {
119*4882a593Smuzhiyun 	FUNC("sdxc d7", 3, 18, 1),
120*4882a593Smuzhiyun 	FUNC("utif", 2, 18, 1),
121*4882a593Smuzhiyun 	FUNC("gpio", 1, 18, 1),
122*4882a593Smuzhiyun 	FUNC("pwm0", 0, 18, 1),
123*4882a593Smuzhiyun };
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun static struct rt2880_pmx_func uart2_grp_mt7628[] = {
126*4882a593Smuzhiyun 	FUNC("sdxc d5 d4", 3, 20, 2),
127*4882a593Smuzhiyun 	FUNC("pwm", 2, 20, 2),
128*4882a593Smuzhiyun 	FUNC("gpio", 1, 20, 2),
129*4882a593Smuzhiyun 	FUNC("uart2", 0, 20, 2),
130*4882a593Smuzhiyun };
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun static struct rt2880_pmx_func uart1_grp_mt7628[] = {
133*4882a593Smuzhiyun 	FUNC("sw_r", 3, 45, 2),
134*4882a593Smuzhiyun 	FUNC("pwm", 2, 45, 2),
135*4882a593Smuzhiyun 	FUNC("gpio", 1, 45, 2),
136*4882a593Smuzhiyun 	FUNC("uart1", 0, 45, 2),
137*4882a593Smuzhiyun };
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun static struct rt2880_pmx_func i2c_grp_mt7628[] = {
140*4882a593Smuzhiyun 	FUNC("-", 3, 4, 2),
141*4882a593Smuzhiyun 	FUNC("debug", 2, 4, 2),
142*4882a593Smuzhiyun 	FUNC("gpio", 1, 4, 2),
143*4882a593Smuzhiyun 	FUNC("i2c", 0, 4, 2),
144*4882a593Smuzhiyun };
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun static struct rt2880_pmx_func refclk_grp_mt7628[] = { FUNC("refclk", 0, 37, 1) };
147*4882a593Smuzhiyun static struct rt2880_pmx_func perst_grp_mt7628[] = { FUNC("perst", 0, 36, 1) };
148*4882a593Smuzhiyun static struct rt2880_pmx_func wdt_grp_mt7628[] = { FUNC("wdt", 0, 38, 1) };
149*4882a593Smuzhiyun static struct rt2880_pmx_func spi_grp_mt7628[] = { FUNC("spi", 0, 7, 4) };
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun static struct rt2880_pmx_func sd_mode_grp_mt7628[] = {
152*4882a593Smuzhiyun 	FUNC("jtag", 3, 22, 8),
153*4882a593Smuzhiyun 	FUNC("utif", 2, 22, 8),
154*4882a593Smuzhiyun 	FUNC("gpio", 1, 22, 8),
155*4882a593Smuzhiyun 	FUNC("sdxc", 0, 22, 8),
156*4882a593Smuzhiyun };
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun static struct rt2880_pmx_func uart0_grp_mt7628[] = {
159*4882a593Smuzhiyun 	FUNC("-", 3, 12, 2),
160*4882a593Smuzhiyun 	FUNC("-", 2, 12, 2),
161*4882a593Smuzhiyun 	FUNC("gpio", 1, 12, 2),
162*4882a593Smuzhiyun 	FUNC("uart0", 0, 12, 2),
163*4882a593Smuzhiyun };
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun static struct rt2880_pmx_func i2s_grp_mt7628[] = {
166*4882a593Smuzhiyun 	FUNC("antenna", 3, 0, 4),
167*4882a593Smuzhiyun 	FUNC("pcm", 2, 0, 4),
168*4882a593Smuzhiyun 	FUNC("gpio", 1, 0, 4),
169*4882a593Smuzhiyun 	FUNC("i2s", 0, 0, 4),
170*4882a593Smuzhiyun };
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun static struct rt2880_pmx_func spi_cs1_grp_mt7628[] = {
173*4882a593Smuzhiyun 	FUNC("-", 3, 6, 1),
174*4882a593Smuzhiyun 	FUNC("refclk", 2, 6, 1),
175*4882a593Smuzhiyun 	FUNC("gpio", 1, 6, 1),
176*4882a593Smuzhiyun 	FUNC("spi cs1", 0, 6, 1),
177*4882a593Smuzhiyun };
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun static struct rt2880_pmx_func spis_grp_mt7628[] = {
180*4882a593Smuzhiyun 	FUNC("pwm_uart2", 3, 14, 4),
181*4882a593Smuzhiyun 	FUNC("utif", 2, 14, 4),
182*4882a593Smuzhiyun 	FUNC("gpio", 1, 14, 4),
183*4882a593Smuzhiyun 	FUNC("spis", 0, 14, 4),
184*4882a593Smuzhiyun };
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun static struct rt2880_pmx_func gpio_grp_mt7628[] = {
187*4882a593Smuzhiyun 	FUNC("pcie", 3, 11, 1),
188*4882a593Smuzhiyun 	FUNC("refclk", 2, 11, 1),
189*4882a593Smuzhiyun 	FUNC("gpio", 1, 11, 1),
190*4882a593Smuzhiyun 	FUNC("gpio", 0, 11, 1),
191*4882a593Smuzhiyun };
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun static struct rt2880_pmx_func p4led_kn_grp_mt7628[] = {
194*4882a593Smuzhiyun 	FUNC("jtag", 3, 30, 1),
195*4882a593Smuzhiyun 	FUNC("utif", 2, 30, 1),
196*4882a593Smuzhiyun 	FUNC("gpio", 1, 30, 1),
197*4882a593Smuzhiyun 	FUNC("p4led_kn", 0, 30, 1),
198*4882a593Smuzhiyun };
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun static struct rt2880_pmx_func p3led_kn_grp_mt7628[] = {
201*4882a593Smuzhiyun 	FUNC("jtag", 3, 31, 1),
202*4882a593Smuzhiyun 	FUNC("utif", 2, 31, 1),
203*4882a593Smuzhiyun 	FUNC("gpio", 1, 31, 1),
204*4882a593Smuzhiyun 	FUNC("p3led_kn", 0, 31, 1),
205*4882a593Smuzhiyun };
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun static struct rt2880_pmx_func p2led_kn_grp_mt7628[] = {
208*4882a593Smuzhiyun 	FUNC("jtag", 3, 32, 1),
209*4882a593Smuzhiyun 	FUNC("utif", 2, 32, 1),
210*4882a593Smuzhiyun 	FUNC("gpio", 1, 32, 1),
211*4882a593Smuzhiyun 	FUNC("p2led_kn", 0, 32, 1),
212*4882a593Smuzhiyun };
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun static struct rt2880_pmx_func p1led_kn_grp_mt7628[] = {
215*4882a593Smuzhiyun 	FUNC("jtag", 3, 33, 1),
216*4882a593Smuzhiyun 	FUNC("utif", 2, 33, 1),
217*4882a593Smuzhiyun 	FUNC("gpio", 1, 33, 1),
218*4882a593Smuzhiyun 	FUNC("p1led_kn", 0, 33, 1),
219*4882a593Smuzhiyun };
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun static struct rt2880_pmx_func p0led_kn_grp_mt7628[] = {
222*4882a593Smuzhiyun 	FUNC("jtag", 3, 34, 1),
223*4882a593Smuzhiyun 	FUNC("rsvd", 2, 34, 1),
224*4882a593Smuzhiyun 	FUNC("gpio", 1, 34, 1),
225*4882a593Smuzhiyun 	FUNC("p0led_kn", 0, 34, 1),
226*4882a593Smuzhiyun };
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun static struct rt2880_pmx_func wled_kn_grp_mt7628[] = {
229*4882a593Smuzhiyun 	FUNC("rsvd", 3, 35, 1),
230*4882a593Smuzhiyun 	FUNC("rsvd", 2, 35, 1),
231*4882a593Smuzhiyun 	FUNC("gpio", 1, 35, 1),
232*4882a593Smuzhiyun 	FUNC("wled_kn", 0, 35, 1),
233*4882a593Smuzhiyun };
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun static struct rt2880_pmx_func p4led_an_grp_mt7628[] = {
236*4882a593Smuzhiyun 	FUNC("jtag", 3, 39, 1),
237*4882a593Smuzhiyun 	FUNC("utif", 2, 39, 1),
238*4882a593Smuzhiyun 	FUNC("gpio", 1, 39, 1),
239*4882a593Smuzhiyun 	FUNC("p4led_an", 0, 39, 1),
240*4882a593Smuzhiyun };
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun static struct rt2880_pmx_func p3led_an_grp_mt7628[] = {
243*4882a593Smuzhiyun 	FUNC("jtag", 3, 40, 1),
244*4882a593Smuzhiyun 	FUNC("utif", 2, 40, 1),
245*4882a593Smuzhiyun 	FUNC("gpio", 1, 40, 1),
246*4882a593Smuzhiyun 	FUNC("p3led_an", 0, 40, 1),
247*4882a593Smuzhiyun };
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun static struct rt2880_pmx_func p2led_an_grp_mt7628[] = {
250*4882a593Smuzhiyun 	FUNC("jtag", 3, 41, 1),
251*4882a593Smuzhiyun 	FUNC("utif", 2, 41, 1),
252*4882a593Smuzhiyun 	FUNC("gpio", 1, 41, 1),
253*4882a593Smuzhiyun 	FUNC("p2led_an", 0, 41, 1),
254*4882a593Smuzhiyun };
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun static struct rt2880_pmx_func p1led_an_grp_mt7628[] = {
257*4882a593Smuzhiyun 	FUNC("jtag", 3, 42, 1),
258*4882a593Smuzhiyun 	FUNC("utif", 2, 42, 1),
259*4882a593Smuzhiyun 	FUNC("gpio", 1, 42, 1),
260*4882a593Smuzhiyun 	FUNC("p1led_an", 0, 42, 1),
261*4882a593Smuzhiyun };
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun static struct rt2880_pmx_func p0led_an_grp_mt7628[] = {
264*4882a593Smuzhiyun 	FUNC("jtag", 3, 43, 1),
265*4882a593Smuzhiyun 	FUNC("rsvd", 2, 43, 1),
266*4882a593Smuzhiyun 	FUNC("gpio", 1, 43, 1),
267*4882a593Smuzhiyun 	FUNC("p0led_an", 0, 43, 1),
268*4882a593Smuzhiyun };
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun static struct rt2880_pmx_func wled_an_grp_mt7628[] = {
271*4882a593Smuzhiyun 	FUNC("rsvd", 3, 44, 1),
272*4882a593Smuzhiyun 	FUNC("rsvd", 2, 44, 1),
273*4882a593Smuzhiyun 	FUNC("gpio", 1, 44, 1),
274*4882a593Smuzhiyun 	FUNC("wled_an", 0, 44, 1),
275*4882a593Smuzhiyun };
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun #define MT7628_GPIO_MODE_MASK		0x3
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun #define MT7628_GPIO_MODE_P4LED_KN	58
280*4882a593Smuzhiyun #define MT7628_GPIO_MODE_P3LED_KN	56
281*4882a593Smuzhiyun #define MT7628_GPIO_MODE_P2LED_KN	54
282*4882a593Smuzhiyun #define MT7628_GPIO_MODE_P1LED_KN	52
283*4882a593Smuzhiyun #define MT7628_GPIO_MODE_P0LED_KN	50
284*4882a593Smuzhiyun #define MT7628_GPIO_MODE_WLED_KN	48
285*4882a593Smuzhiyun #define MT7628_GPIO_MODE_P4LED_AN	42
286*4882a593Smuzhiyun #define MT7628_GPIO_MODE_P3LED_AN	40
287*4882a593Smuzhiyun #define MT7628_GPIO_MODE_P2LED_AN	38
288*4882a593Smuzhiyun #define MT7628_GPIO_MODE_P1LED_AN	36
289*4882a593Smuzhiyun #define MT7628_GPIO_MODE_P0LED_AN	34
290*4882a593Smuzhiyun #define MT7628_GPIO_MODE_WLED_AN	32
291*4882a593Smuzhiyun #define MT7628_GPIO_MODE_PWM1		30
292*4882a593Smuzhiyun #define MT7628_GPIO_MODE_PWM0		28
293*4882a593Smuzhiyun #define MT7628_GPIO_MODE_UART2		26
294*4882a593Smuzhiyun #define MT7628_GPIO_MODE_UART1		24
295*4882a593Smuzhiyun #define MT7628_GPIO_MODE_I2C		20
296*4882a593Smuzhiyun #define MT7628_GPIO_MODE_REFCLK		18
297*4882a593Smuzhiyun #define MT7628_GPIO_MODE_PERST		16
298*4882a593Smuzhiyun #define MT7628_GPIO_MODE_WDT		14
299*4882a593Smuzhiyun #define MT7628_GPIO_MODE_SPI		12
300*4882a593Smuzhiyun #define MT7628_GPIO_MODE_SDMODE		10
301*4882a593Smuzhiyun #define MT7628_GPIO_MODE_UART0		8
302*4882a593Smuzhiyun #define MT7628_GPIO_MODE_I2S		6
303*4882a593Smuzhiyun #define MT7628_GPIO_MODE_CS1		4
304*4882a593Smuzhiyun #define MT7628_GPIO_MODE_SPIS		2
305*4882a593Smuzhiyun #define MT7628_GPIO_MODE_GPIO		0
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun static struct rt2880_pmx_group mt7628an_pinmux_data[] = {
308*4882a593Smuzhiyun 	GRP_G("pwm1", pwm1_grp_mt7628, MT7628_GPIO_MODE_MASK,
309*4882a593Smuzhiyun 				1, MT7628_GPIO_MODE_PWM1),
310*4882a593Smuzhiyun 	GRP_G("pwm0", pwm0_grp_mt7628, MT7628_GPIO_MODE_MASK,
311*4882a593Smuzhiyun 				1, MT7628_GPIO_MODE_PWM0),
312*4882a593Smuzhiyun 	GRP_G("uart2", uart2_grp_mt7628, MT7628_GPIO_MODE_MASK,
313*4882a593Smuzhiyun 				1, MT7628_GPIO_MODE_UART2),
314*4882a593Smuzhiyun 	GRP_G("uart1", uart1_grp_mt7628, MT7628_GPIO_MODE_MASK,
315*4882a593Smuzhiyun 				1, MT7628_GPIO_MODE_UART1),
316*4882a593Smuzhiyun 	GRP_G("i2c", i2c_grp_mt7628, MT7628_GPIO_MODE_MASK,
317*4882a593Smuzhiyun 				1, MT7628_GPIO_MODE_I2C),
318*4882a593Smuzhiyun 	GRP("refclk", refclk_grp_mt7628, 1, MT7628_GPIO_MODE_REFCLK),
319*4882a593Smuzhiyun 	GRP("perst", perst_grp_mt7628, 1, MT7628_GPIO_MODE_PERST),
320*4882a593Smuzhiyun 	GRP("wdt", wdt_grp_mt7628, 1, MT7628_GPIO_MODE_WDT),
321*4882a593Smuzhiyun 	GRP("spi", spi_grp_mt7628, 1, MT7628_GPIO_MODE_SPI),
322*4882a593Smuzhiyun 	GRP_G("sdmode", sd_mode_grp_mt7628, MT7628_GPIO_MODE_MASK,
323*4882a593Smuzhiyun 				1, MT7628_GPIO_MODE_SDMODE),
324*4882a593Smuzhiyun 	GRP_G("uart0", uart0_grp_mt7628, MT7628_GPIO_MODE_MASK,
325*4882a593Smuzhiyun 				1, MT7628_GPIO_MODE_UART0),
326*4882a593Smuzhiyun 	GRP_G("i2s", i2s_grp_mt7628, MT7628_GPIO_MODE_MASK,
327*4882a593Smuzhiyun 				1, MT7628_GPIO_MODE_I2S),
328*4882a593Smuzhiyun 	GRP_G("spi cs1", spi_cs1_grp_mt7628, MT7628_GPIO_MODE_MASK,
329*4882a593Smuzhiyun 				1, MT7628_GPIO_MODE_CS1),
330*4882a593Smuzhiyun 	GRP_G("spis", spis_grp_mt7628, MT7628_GPIO_MODE_MASK,
331*4882a593Smuzhiyun 				1, MT7628_GPIO_MODE_SPIS),
332*4882a593Smuzhiyun 	GRP_G("gpio", gpio_grp_mt7628, MT7628_GPIO_MODE_MASK,
333*4882a593Smuzhiyun 				1, MT7628_GPIO_MODE_GPIO),
334*4882a593Smuzhiyun 	GRP_G("wled_an", wled_an_grp_mt7628, MT7628_GPIO_MODE_MASK,
335*4882a593Smuzhiyun 				1, MT7628_GPIO_MODE_WLED_AN),
336*4882a593Smuzhiyun 	GRP_G("p0led_an", p0led_an_grp_mt7628, MT7628_GPIO_MODE_MASK,
337*4882a593Smuzhiyun 				1, MT7628_GPIO_MODE_P0LED_AN),
338*4882a593Smuzhiyun 	GRP_G("p1led_an", p1led_an_grp_mt7628, MT7628_GPIO_MODE_MASK,
339*4882a593Smuzhiyun 				1, MT7628_GPIO_MODE_P1LED_AN),
340*4882a593Smuzhiyun 	GRP_G("p2led_an", p2led_an_grp_mt7628, MT7628_GPIO_MODE_MASK,
341*4882a593Smuzhiyun 				1, MT7628_GPIO_MODE_P2LED_AN),
342*4882a593Smuzhiyun 	GRP_G("p3led_an", p3led_an_grp_mt7628, MT7628_GPIO_MODE_MASK,
343*4882a593Smuzhiyun 				1, MT7628_GPIO_MODE_P3LED_AN),
344*4882a593Smuzhiyun 	GRP_G("p4led_an", p4led_an_grp_mt7628, MT7628_GPIO_MODE_MASK,
345*4882a593Smuzhiyun 				1, MT7628_GPIO_MODE_P4LED_AN),
346*4882a593Smuzhiyun 	GRP_G("wled_kn", wled_kn_grp_mt7628, MT7628_GPIO_MODE_MASK,
347*4882a593Smuzhiyun 				1, MT7628_GPIO_MODE_WLED_KN),
348*4882a593Smuzhiyun 	GRP_G("p0led_kn", p0led_kn_grp_mt7628, MT7628_GPIO_MODE_MASK,
349*4882a593Smuzhiyun 				1, MT7628_GPIO_MODE_P0LED_KN),
350*4882a593Smuzhiyun 	GRP_G("p1led_kn", p1led_kn_grp_mt7628, MT7628_GPIO_MODE_MASK,
351*4882a593Smuzhiyun 				1, MT7628_GPIO_MODE_P1LED_KN),
352*4882a593Smuzhiyun 	GRP_G("p2led_kn", p2led_kn_grp_mt7628, MT7628_GPIO_MODE_MASK,
353*4882a593Smuzhiyun 				1, MT7628_GPIO_MODE_P2LED_KN),
354*4882a593Smuzhiyun 	GRP_G("p3led_kn", p3led_kn_grp_mt7628, MT7628_GPIO_MODE_MASK,
355*4882a593Smuzhiyun 				1, MT7628_GPIO_MODE_P3LED_KN),
356*4882a593Smuzhiyun 	GRP_G("p4led_kn", p4led_kn_grp_mt7628, MT7628_GPIO_MODE_MASK,
357*4882a593Smuzhiyun 				1, MT7628_GPIO_MODE_P4LED_KN),
358*4882a593Smuzhiyun 	{ 0 }
359*4882a593Smuzhiyun };
360*4882a593Smuzhiyun 
is_mt76x8(void)361*4882a593Smuzhiyun static inline int is_mt76x8(void)
362*4882a593Smuzhiyun {
363*4882a593Smuzhiyun 	return ralink_soc == MT762X_SOC_MT7628AN ||
364*4882a593Smuzhiyun 	       ralink_soc == MT762X_SOC_MT7688;
365*4882a593Smuzhiyun }
366*4882a593Smuzhiyun 
367*4882a593Smuzhiyun static __init u32
mt7620_calc_rate(u32 ref_rate,u32 mul,u32 div)368*4882a593Smuzhiyun mt7620_calc_rate(u32 ref_rate, u32 mul, u32 div)
369*4882a593Smuzhiyun {
370*4882a593Smuzhiyun 	u64 t;
371*4882a593Smuzhiyun 
372*4882a593Smuzhiyun 	t = ref_rate;
373*4882a593Smuzhiyun 	t *= mul;
374*4882a593Smuzhiyun 	do_div(t, div);
375*4882a593Smuzhiyun 
376*4882a593Smuzhiyun 	return t;
377*4882a593Smuzhiyun }
378*4882a593Smuzhiyun 
379*4882a593Smuzhiyun #define MHZ(x)		((x) * 1000 * 1000)
380*4882a593Smuzhiyun 
381*4882a593Smuzhiyun static __init unsigned long
mt7620_get_xtal_rate(void)382*4882a593Smuzhiyun mt7620_get_xtal_rate(void)
383*4882a593Smuzhiyun {
384*4882a593Smuzhiyun 	u32 reg;
385*4882a593Smuzhiyun 
386*4882a593Smuzhiyun 	reg = rt_sysc_r32(SYSC_REG_SYSTEM_CONFIG0);
387*4882a593Smuzhiyun 	if (reg & SYSCFG0_XTAL_FREQ_SEL)
388*4882a593Smuzhiyun 		return MHZ(40);
389*4882a593Smuzhiyun 
390*4882a593Smuzhiyun 	return MHZ(20);
391*4882a593Smuzhiyun }
392*4882a593Smuzhiyun 
393*4882a593Smuzhiyun static __init unsigned long
mt7620_get_periph_rate(unsigned long xtal_rate)394*4882a593Smuzhiyun mt7620_get_periph_rate(unsigned long xtal_rate)
395*4882a593Smuzhiyun {
396*4882a593Smuzhiyun 	u32 reg;
397*4882a593Smuzhiyun 
398*4882a593Smuzhiyun 	reg = rt_sysc_r32(SYSC_REG_CLKCFG0);
399*4882a593Smuzhiyun 	if (reg & CLKCFG0_PERI_CLK_SEL)
400*4882a593Smuzhiyun 		return xtal_rate;
401*4882a593Smuzhiyun 
402*4882a593Smuzhiyun 	return MHZ(40);
403*4882a593Smuzhiyun }
404*4882a593Smuzhiyun 
405*4882a593Smuzhiyun static const u32 mt7620_clk_divider[] __initconst = { 2, 3, 4, 8 };
406*4882a593Smuzhiyun 
407*4882a593Smuzhiyun static __init unsigned long
mt7620_get_cpu_pll_rate(unsigned long xtal_rate)408*4882a593Smuzhiyun mt7620_get_cpu_pll_rate(unsigned long xtal_rate)
409*4882a593Smuzhiyun {
410*4882a593Smuzhiyun 	u32 reg;
411*4882a593Smuzhiyun 	u32 mul;
412*4882a593Smuzhiyun 	u32 div;
413*4882a593Smuzhiyun 
414*4882a593Smuzhiyun 	reg = rt_sysc_r32(SYSC_REG_CPLL_CONFIG0);
415*4882a593Smuzhiyun 	if (reg & CPLL_CFG0_BYPASS_REF_CLK)
416*4882a593Smuzhiyun 		return xtal_rate;
417*4882a593Smuzhiyun 
418*4882a593Smuzhiyun 	if ((reg & CPLL_CFG0_SW_CFG) == 0)
419*4882a593Smuzhiyun 		return MHZ(600);
420*4882a593Smuzhiyun 
421*4882a593Smuzhiyun 	mul = (reg >> CPLL_CFG0_PLL_MULT_RATIO_SHIFT) &
422*4882a593Smuzhiyun 	      CPLL_CFG0_PLL_MULT_RATIO_MASK;
423*4882a593Smuzhiyun 	mul += 24;
424*4882a593Smuzhiyun 	if (reg & CPLL_CFG0_LC_CURFCK)
425*4882a593Smuzhiyun 		mul *= 2;
426*4882a593Smuzhiyun 
427*4882a593Smuzhiyun 	div = (reg >> CPLL_CFG0_PLL_DIV_RATIO_SHIFT) &
428*4882a593Smuzhiyun 	      CPLL_CFG0_PLL_DIV_RATIO_MASK;
429*4882a593Smuzhiyun 
430*4882a593Smuzhiyun 	WARN_ON(div >= ARRAY_SIZE(mt7620_clk_divider));
431*4882a593Smuzhiyun 
432*4882a593Smuzhiyun 	return mt7620_calc_rate(xtal_rate, mul, mt7620_clk_divider[div]);
433*4882a593Smuzhiyun }
434*4882a593Smuzhiyun 
435*4882a593Smuzhiyun static __init unsigned long
mt7620_get_pll_rate(unsigned long xtal_rate,unsigned long cpu_pll_rate)436*4882a593Smuzhiyun mt7620_get_pll_rate(unsigned long xtal_rate, unsigned long cpu_pll_rate)
437*4882a593Smuzhiyun {
438*4882a593Smuzhiyun 	u32 reg;
439*4882a593Smuzhiyun 
440*4882a593Smuzhiyun 	reg = rt_sysc_r32(SYSC_REG_CPLL_CONFIG1);
441*4882a593Smuzhiyun 	if (reg & CPLL_CFG1_CPU_AUX1)
442*4882a593Smuzhiyun 		return xtal_rate;
443*4882a593Smuzhiyun 
444*4882a593Smuzhiyun 	if (reg & CPLL_CFG1_CPU_AUX0)
445*4882a593Smuzhiyun 		return MHZ(480);
446*4882a593Smuzhiyun 
447*4882a593Smuzhiyun 	return cpu_pll_rate;
448*4882a593Smuzhiyun }
449*4882a593Smuzhiyun 
450*4882a593Smuzhiyun static __init unsigned long
mt7620_get_cpu_rate(unsigned long pll_rate)451*4882a593Smuzhiyun mt7620_get_cpu_rate(unsigned long pll_rate)
452*4882a593Smuzhiyun {
453*4882a593Smuzhiyun 	u32 reg;
454*4882a593Smuzhiyun 	u32 mul;
455*4882a593Smuzhiyun 	u32 div;
456*4882a593Smuzhiyun 
457*4882a593Smuzhiyun 	reg = rt_sysc_r32(SYSC_REG_CPU_SYS_CLKCFG);
458*4882a593Smuzhiyun 
459*4882a593Smuzhiyun 	mul = reg & CPU_SYS_CLKCFG_CPU_FFRAC_MASK;
460*4882a593Smuzhiyun 	div = (reg >> CPU_SYS_CLKCFG_CPU_FDIV_SHIFT) &
461*4882a593Smuzhiyun 	      CPU_SYS_CLKCFG_CPU_FDIV_MASK;
462*4882a593Smuzhiyun 
463*4882a593Smuzhiyun 	return mt7620_calc_rate(pll_rate, mul, div);
464*4882a593Smuzhiyun }
465*4882a593Smuzhiyun 
466*4882a593Smuzhiyun static const u32 mt7620_ocp_dividers[16] __initconst = {
467*4882a593Smuzhiyun 	[CPU_SYS_CLKCFG_OCP_RATIO_2] = 2,
468*4882a593Smuzhiyun 	[CPU_SYS_CLKCFG_OCP_RATIO_3] = 3,
469*4882a593Smuzhiyun 	[CPU_SYS_CLKCFG_OCP_RATIO_4] = 4,
470*4882a593Smuzhiyun 	[CPU_SYS_CLKCFG_OCP_RATIO_5] = 5,
471*4882a593Smuzhiyun 	[CPU_SYS_CLKCFG_OCP_RATIO_10] = 10,
472*4882a593Smuzhiyun };
473*4882a593Smuzhiyun 
474*4882a593Smuzhiyun static __init unsigned long
mt7620_get_dram_rate(unsigned long pll_rate)475*4882a593Smuzhiyun mt7620_get_dram_rate(unsigned long pll_rate)
476*4882a593Smuzhiyun {
477*4882a593Smuzhiyun 	if (dram_type == SYSCFG0_DRAM_TYPE_SDRAM)
478*4882a593Smuzhiyun 		return pll_rate / 4;
479*4882a593Smuzhiyun 
480*4882a593Smuzhiyun 	return pll_rate / 3;
481*4882a593Smuzhiyun }
482*4882a593Smuzhiyun 
483*4882a593Smuzhiyun static __init unsigned long
mt7620_get_sys_rate(unsigned long cpu_rate)484*4882a593Smuzhiyun mt7620_get_sys_rate(unsigned long cpu_rate)
485*4882a593Smuzhiyun {
486*4882a593Smuzhiyun 	u32 reg;
487*4882a593Smuzhiyun 	u32 ocp_ratio;
488*4882a593Smuzhiyun 	u32 div;
489*4882a593Smuzhiyun 
490*4882a593Smuzhiyun 	reg = rt_sysc_r32(SYSC_REG_CPU_SYS_CLKCFG);
491*4882a593Smuzhiyun 
492*4882a593Smuzhiyun 	ocp_ratio = (reg >> CPU_SYS_CLKCFG_OCP_RATIO_SHIFT) &
493*4882a593Smuzhiyun 		    CPU_SYS_CLKCFG_OCP_RATIO_MASK;
494*4882a593Smuzhiyun 
495*4882a593Smuzhiyun 	if (WARN_ON(ocp_ratio >= ARRAY_SIZE(mt7620_ocp_dividers)))
496*4882a593Smuzhiyun 		return cpu_rate;
497*4882a593Smuzhiyun 
498*4882a593Smuzhiyun 	div = mt7620_ocp_dividers[ocp_ratio];
499*4882a593Smuzhiyun 	if (WARN(!div, "invalid divider for OCP ratio %u", ocp_ratio))
500*4882a593Smuzhiyun 		return cpu_rate;
501*4882a593Smuzhiyun 
502*4882a593Smuzhiyun 	return cpu_rate / div;
503*4882a593Smuzhiyun }
504*4882a593Smuzhiyun 
ralink_clk_init(void)505*4882a593Smuzhiyun void __init ralink_clk_init(void)
506*4882a593Smuzhiyun {
507*4882a593Smuzhiyun 	unsigned long xtal_rate;
508*4882a593Smuzhiyun 	unsigned long cpu_pll_rate;
509*4882a593Smuzhiyun 	unsigned long pll_rate;
510*4882a593Smuzhiyun 	unsigned long cpu_rate;
511*4882a593Smuzhiyun 	unsigned long sys_rate;
512*4882a593Smuzhiyun 	unsigned long dram_rate;
513*4882a593Smuzhiyun 	unsigned long periph_rate;
514*4882a593Smuzhiyun 	unsigned long pcmi2s_rate;
515*4882a593Smuzhiyun 
516*4882a593Smuzhiyun 	xtal_rate = mt7620_get_xtal_rate();
517*4882a593Smuzhiyun 
518*4882a593Smuzhiyun #define RFMT(label)	label ":%lu.%03luMHz "
519*4882a593Smuzhiyun #define RINT(x)		((x) / 1000000)
520*4882a593Smuzhiyun #define RFRAC(x)	(((x) / 1000) % 1000)
521*4882a593Smuzhiyun 
522*4882a593Smuzhiyun 	if (is_mt76x8()) {
523*4882a593Smuzhiyun 		if (xtal_rate == MHZ(40))
524*4882a593Smuzhiyun 			cpu_rate = MHZ(580);
525*4882a593Smuzhiyun 		else
526*4882a593Smuzhiyun 			cpu_rate = MHZ(575);
527*4882a593Smuzhiyun 		dram_rate = sys_rate = cpu_rate / 3;
528*4882a593Smuzhiyun 		periph_rate = MHZ(40);
529*4882a593Smuzhiyun 		pcmi2s_rate = MHZ(480);
530*4882a593Smuzhiyun 
531*4882a593Smuzhiyun 		ralink_clk_add("10000d00.uartlite", periph_rate);
532*4882a593Smuzhiyun 		ralink_clk_add("10000e00.uartlite", periph_rate);
533*4882a593Smuzhiyun 	} else {
534*4882a593Smuzhiyun 		cpu_pll_rate = mt7620_get_cpu_pll_rate(xtal_rate);
535*4882a593Smuzhiyun 		pll_rate = mt7620_get_pll_rate(xtal_rate, cpu_pll_rate);
536*4882a593Smuzhiyun 
537*4882a593Smuzhiyun 		cpu_rate = mt7620_get_cpu_rate(pll_rate);
538*4882a593Smuzhiyun 		dram_rate = mt7620_get_dram_rate(pll_rate);
539*4882a593Smuzhiyun 		sys_rate = mt7620_get_sys_rate(cpu_rate);
540*4882a593Smuzhiyun 		periph_rate = mt7620_get_periph_rate(xtal_rate);
541*4882a593Smuzhiyun 		pcmi2s_rate = periph_rate;
542*4882a593Smuzhiyun 
543*4882a593Smuzhiyun 		pr_debug(RFMT("XTAL") RFMT("CPU_PLL") RFMT("PLL"),
544*4882a593Smuzhiyun 			 RINT(xtal_rate), RFRAC(xtal_rate),
545*4882a593Smuzhiyun 			 RINT(cpu_pll_rate), RFRAC(cpu_pll_rate),
546*4882a593Smuzhiyun 			 RINT(pll_rate), RFRAC(pll_rate));
547*4882a593Smuzhiyun 
548*4882a593Smuzhiyun 		ralink_clk_add("10000500.uart", periph_rate);
549*4882a593Smuzhiyun 	}
550*4882a593Smuzhiyun 
551*4882a593Smuzhiyun 	pr_debug(RFMT("CPU") RFMT("DRAM") RFMT("SYS") RFMT("PERIPH"),
552*4882a593Smuzhiyun 		 RINT(cpu_rate), RFRAC(cpu_rate),
553*4882a593Smuzhiyun 		 RINT(dram_rate), RFRAC(dram_rate),
554*4882a593Smuzhiyun 		 RINT(sys_rate), RFRAC(sys_rate),
555*4882a593Smuzhiyun 		 RINT(periph_rate), RFRAC(periph_rate));
556*4882a593Smuzhiyun #undef RFRAC
557*4882a593Smuzhiyun #undef RINT
558*4882a593Smuzhiyun #undef RFMT
559*4882a593Smuzhiyun 
560*4882a593Smuzhiyun 	ralink_clk_add("cpu", cpu_rate);
561*4882a593Smuzhiyun 	ralink_clk_add("10000100.timer", periph_rate);
562*4882a593Smuzhiyun 	ralink_clk_add("10000120.watchdog", periph_rate);
563*4882a593Smuzhiyun 	ralink_clk_add("10000900.i2c", periph_rate);
564*4882a593Smuzhiyun 	ralink_clk_add("10000a00.i2s", pcmi2s_rate);
565*4882a593Smuzhiyun 	ralink_clk_add("10000b00.spi", sys_rate);
566*4882a593Smuzhiyun 	ralink_clk_add("10000b40.spi", sys_rate);
567*4882a593Smuzhiyun 	ralink_clk_add("10000c00.uartlite", periph_rate);
568*4882a593Smuzhiyun 	ralink_clk_add("10000d00.uart1", periph_rate);
569*4882a593Smuzhiyun 	ralink_clk_add("10000e00.uart2", periph_rate);
570*4882a593Smuzhiyun 	ralink_clk_add("10180000.wmac", xtal_rate);
571*4882a593Smuzhiyun 
572*4882a593Smuzhiyun 	if (IS_ENABLED(CONFIG_USB) && !is_mt76x8()) {
573*4882a593Smuzhiyun 		/*
574*4882a593Smuzhiyun 		 * When the CPU goes into sleep mode, the BUS clock will be
575*4882a593Smuzhiyun 		 * too low for USB to function properly. Adjust the busses
576*4882a593Smuzhiyun 		 * fractional divider to fix this
577*4882a593Smuzhiyun 		 */
578*4882a593Smuzhiyun 		u32 val = rt_sysc_r32(SYSC_REG_CPU_SYS_CLKCFG);
579*4882a593Smuzhiyun 
580*4882a593Smuzhiyun 		val &= ~(CLKCFG_FDIV_MASK | CLKCFG_FFRAC_MASK);
581*4882a593Smuzhiyun 		val |= CLKCFG_FDIV_USB_VAL | CLKCFG_FFRAC_USB_VAL;
582*4882a593Smuzhiyun 
583*4882a593Smuzhiyun 		rt_sysc_w32(val, SYSC_REG_CPU_SYS_CLKCFG);
584*4882a593Smuzhiyun 	}
585*4882a593Smuzhiyun }
586*4882a593Smuzhiyun 
ralink_of_remap(void)587*4882a593Smuzhiyun void __init ralink_of_remap(void)
588*4882a593Smuzhiyun {
589*4882a593Smuzhiyun 	rt_sysc_membase = plat_of_remap_node("ralink,mt7620a-sysc");
590*4882a593Smuzhiyun 	rt_memc_membase = plat_of_remap_node("ralink,mt7620a-memc");
591*4882a593Smuzhiyun 
592*4882a593Smuzhiyun 	if (!rt_sysc_membase || !rt_memc_membase)
593*4882a593Smuzhiyun 		panic("Failed to remap core resources");
594*4882a593Smuzhiyun }
595*4882a593Smuzhiyun 
596*4882a593Smuzhiyun static __init void
mt7620_dram_init(struct ralink_soc_info * soc_info)597*4882a593Smuzhiyun mt7620_dram_init(struct ralink_soc_info *soc_info)
598*4882a593Smuzhiyun {
599*4882a593Smuzhiyun 	switch (dram_type) {
600*4882a593Smuzhiyun 	case SYSCFG0_DRAM_TYPE_SDRAM:
601*4882a593Smuzhiyun 		pr_info("Board has SDRAM\n");
602*4882a593Smuzhiyun 		soc_info->mem_size_min = MT7620_SDRAM_SIZE_MIN;
603*4882a593Smuzhiyun 		soc_info->mem_size_max = MT7620_SDRAM_SIZE_MAX;
604*4882a593Smuzhiyun 		break;
605*4882a593Smuzhiyun 
606*4882a593Smuzhiyun 	case SYSCFG0_DRAM_TYPE_DDR1:
607*4882a593Smuzhiyun 		pr_info("Board has DDR1\n");
608*4882a593Smuzhiyun 		soc_info->mem_size_min = MT7620_DDR1_SIZE_MIN;
609*4882a593Smuzhiyun 		soc_info->mem_size_max = MT7620_DDR1_SIZE_MAX;
610*4882a593Smuzhiyun 		break;
611*4882a593Smuzhiyun 
612*4882a593Smuzhiyun 	case SYSCFG0_DRAM_TYPE_DDR2:
613*4882a593Smuzhiyun 		pr_info("Board has DDR2\n");
614*4882a593Smuzhiyun 		soc_info->mem_size_min = MT7620_DDR2_SIZE_MIN;
615*4882a593Smuzhiyun 		soc_info->mem_size_max = MT7620_DDR2_SIZE_MAX;
616*4882a593Smuzhiyun 		break;
617*4882a593Smuzhiyun 	default:
618*4882a593Smuzhiyun 		BUG();
619*4882a593Smuzhiyun 	}
620*4882a593Smuzhiyun }
621*4882a593Smuzhiyun 
622*4882a593Smuzhiyun static __init void
mt7628_dram_init(struct ralink_soc_info * soc_info)623*4882a593Smuzhiyun mt7628_dram_init(struct ralink_soc_info *soc_info)
624*4882a593Smuzhiyun {
625*4882a593Smuzhiyun 	switch (dram_type) {
626*4882a593Smuzhiyun 	case SYSCFG0_DRAM_TYPE_DDR1_MT7628:
627*4882a593Smuzhiyun 		pr_info("Board has DDR1\n");
628*4882a593Smuzhiyun 		soc_info->mem_size_min = MT7620_DDR1_SIZE_MIN;
629*4882a593Smuzhiyun 		soc_info->mem_size_max = MT7620_DDR1_SIZE_MAX;
630*4882a593Smuzhiyun 		break;
631*4882a593Smuzhiyun 
632*4882a593Smuzhiyun 	case SYSCFG0_DRAM_TYPE_DDR2_MT7628:
633*4882a593Smuzhiyun 		pr_info("Board has DDR2\n");
634*4882a593Smuzhiyun 		soc_info->mem_size_min = MT7620_DDR2_SIZE_MIN;
635*4882a593Smuzhiyun 		soc_info->mem_size_max = MT7620_DDR2_SIZE_MAX;
636*4882a593Smuzhiyun 		break;
637*4882a593Smuzhiyun 	default:
638*4882a593Smuzhiyun 		BUG();
639*4882a593Smuzhiyun 	}
640*4882a593Smuzhiyun }
641*4882a593Smuzhiyun 
prom_soc_init(struct ralink_soc_info * soc_info)642*4882a593Smuzhiyun void prom_soc_init(struct ralink_soc_info *soc_info)
643*4882a593Smuzhiyun {
644*4882a593Smuzhiyun 	void __iomem *sysc = (void __iomem *) KSEG1ADDR(MT7620_SYSC_BASE);
645*4882a593Smuzhiyun 	unsigned char *name = NULL;
646*4882a593Smuzhiyun 	u32 n0;
647*4882a593Smuzhiyun 	u32 n1;
648*4882a593Smuzhiyun 	u32 rev;
649*4882a593Smuzhiyun 	u32 cfg0;
650*4882a593Smuzhiyun 	u32 pmu0;
651*4882a593Smuzhiyun 	u32 pmu1;
652*4882a593Smuzhiyun 	u32 bga;
653*4882a593Smuzhiyun 
654*4882a593Smuzhiyun 	n0 = __raw_readl(sysc + SYSC_REG_CHIP_NAME0);
655*4882a593Smuzhiyun 	n1 = __raw_readl(sysc + SYSC_REG_CHIP_NAME1);
656*4882a593Smuzhiyun 	rev = __raw_readl(sysc + SYSC_REG_CHIP_REV);
657*4882a593Smuzhiyun 	bga = (rev >> CHIP_REV_PKG_SHIFT) & CHIP_REV_PKG_MASK;
658*4882a593Smuzhiyun 
659*4882a593Smuzhiyun 	if (n0 == MT7620_CHIP_NAME0 && n1 == MT7620_CHIP_NAME1) {
660*4882a593Smuzhiyun 		if (bga) {
661*4882a593Smuzhiyun 			ralink_soc = MT762X_SOC_MT7620A;
662*4882a593Smuzhiyun 			name = "MT7620A";
663*4882a593Smuzhiyun 			soc_info->compatible = "ralink,mt7620a-soc";
664*4882a593Smuzhiyun 		} else {
665*4882a593Smuzhiyun 			ralink_soc = MT762X_SOC_MT7620N;
666*4882a593Smuzhiyun 			name = "MT7620N";
667*4882a593Smuzhiyun 			soc_info->compatible = "ralink,mt7620n-soc";
668*4882a593Smuzhiyun 		}
669*4882a593Smuzhiyun 	} else if (n0 == MT7620_CHIP_NAME0 && n1 == MT7628_CHIP_NAME1) {
670*4882a593Smuzhiyun 		u32 efuse = __raw_readl(sysc + SYSC_REG_EFUSE_CFG);
671*4882a593Smuzhiyun 
672*4882a593Smuzhiyun 		if (efuse & EFUSE_MT7688) {
673*4882a593Smuzhiyun 			ralink_soc = MT762X_SOC_MT7688;
674*4882a593Smuzhiyun 			name = "MT7688";
675*4882a593Smuzhiyun 		} else {
676*4882a593Smuzhiyun 			ralink_soc = MT762X_SOC_MT7628AN;
677*4882a593Smuzhiyun 			name = "MT7628AN";
678*4882a593Smuzhiyun 		}
679*4882a593Smuzhiyun 		soc_info->compatible = "ralink,mt7628an-soc";
680*4882a593Smuzhiyun 	} else {
681*4882a593Smuzhiyun 		panic("mt762x: unknown SoC, n0:%08x n1:%08x\n", n0, n1);
682*4882a593Smuzhiyun 	}
683*4882a593Smuzhiyun 
684*4882a593Smuzhiyun 	snprintf(soc_info->sys_type, RAMIPS_SYS_TYPE_LEN,
685*4882a593Smuzhiyun 		"MediaTek %s ver:%u eco:%u",
686*4882a593Smuzhiyun 		name,
687*4882a593Smuzhiyun 		(rev >> CHIP_REV_VER_SHIFT) & CHIP_REV_VER_MASK,
688*4882a593Smuzhiyun 		(rev & CHIP_REV_ECO_MASK));
689*4882a593Smuzhiyun 
690*4882a593Smuzhiyun 	cfg0 = __raw_readl(sysc + SYSC_REG_SYSTEM_CONFIG0);
691*4882a593Smuzhiyun 	if (is_mt76x8()) {
692*4882a593Smuzhiyun 		dram_type = cfg0 & DRAM_TYPE_MT7628_MASK;
693*4882a593Smuzhiyun 	} else {
694*4882a593Smuzhiyun 		dram_type = (cfg0 >> SYSCFG0_DRAM_TYPE_SHIFT) &
695*4882a593Smuzhiyun 			    SYSCFG0_DRAM_TYPE_MASK;
696*4882a593Smuzhiyun 		if (dram_type == SYSCFG0_DRAM_TYPE_UNKNOWN)
697*4882a593Smuzhiyun 			dram_type = SYSCFG0_DRAM_TYPE_SDRAM;
698*4882a593Smuzhiyun 	}
699*4882a593Smuzhiyun 
700*4882a593Smuzhiyun 	soc_info->mem_base = MT7620_DRAM_BASE;
701*4882a593Smuzhiyun 	if (is_mt76x8())
702*4882a593Smuzhiyun 		mt7628_dram_init(soc_info);
703*4882a593Smuzhiyun 	else
704*4882a593Smuzhiyun 		mt7620_dram_init(soc_info);
705*4882a593Smuzhiyun 
706*4882a593Smuzhiyun 	pmu0 = __raw_readl(sysc + PMU0_CFG);
707*4882a593Smuzhiyun 	pmu1 = __raw_readl(sysc + PMU1_CFG);
708*4882a593Smuzhiyun 
709*4882a593Smuzhiyun 	pr_info("Analog PMU set to %s control\n",
710*4882a593Smuzhiyun 		(pmu0 & PMU_SW_SET) ? ("sw") : ("hw"));
711*4882a593Smuzhiyun 	pr_info("Digital PMU set to %s control\n",
712*4882a593Smuzhiyun 		(pmu1 & DIG_SW_SEL) ? ("sw") : ("hw"));
713*4882a593Smuzhiyun 
714*4882a593Smuzhiyun 	if (is_mt76x8())
715*4882a593Smuzhiyun 		rt2880_pinmux_data = mt7628an_pinmux_data;
716*4882a593Smuzhiyun 	else
717*4882a593Smuzhiyun 		rt2880_pinmux_data = mt7620a_pinmux_data;
718*4882a593Smuzhiyun }
719