1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Copyright (C) 2009 Gabor Juhos <juhosg@openwrt.org>
5*4882a593Smuzhiyun * Copyright (C) 2013 John Crispin <john@phrozen.org>
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <linux/io.h>
9*4882a593Smuzhiyun #include <linux/bitops.h>
10*4882a593Smuzhiyun #include <linux/of_platform.h>
11*4882a593Smuzhiyun #include <linux/of_address.h>
12*4882a593Smuzhiyun #include <linux/of_irq.h>
13*4882a593Smuzhiyun #include <linux/irqdomain.h>
14*4882a593Smuzhiyun #include <linux/interrupt.h>
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun #include <asm/irq_cpu.h>
17*4882a593Smuzhiyun #include <asm/mipsregs.h>
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun #include "common.h"
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun #define INTC_INT_GLOBAL BIT(31)
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun #define RALINK_CPU_IRQ_INTC (MIPS_CPU_IRQ_BASE + 2)
24*4882a593Smuzhiyun #define RALINK_CPU_IRQ_PCI (MIPS_CPU_IRQ_BASE + 4)
25*4882a593Smuzhiyun #define RALINK_CPU_IRQ_FE (MIPS_CPU_IRQ_BASE + 5)
26*4882a593Smuzhiyun #define RALINK_CPU_IRQ_WIFI (MIPS_CPU_IRQ_BASE + 6)
27*4882a593Smuzhiyun #define RALINK_CPU_IRQ_COUNTER (MIPS_CPU_IRQ_BASE + 7)
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun /* we have a cascade of 8 irqs */
30*4882a593Smuzhiyun #define RALINK_INTC_IRQ_BASE 8
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun /* we have 32 SoC irqs */
33*4882a593Smuzhiyun #define RALINK_INTC_IRQ_COUNT 32
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun #define RALINK_INTC_IRQ_PERFC (RALINK_INTC_IRQ_BASE + 9)
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun enum rt_intc_regs_enum {
38*4882a593Smuzhiyun INTC_REG_STATUS0 = 0,
39*4882a593Smuzhiyun INTC_REG_STATUS1,
40*4882a593Smuzhiyun INTC_REG_TYPE,
41*4882a593Smuzhiyun INTC_REG_RAW_STATUS,
42*4882a593Smuzhiyun INTC_REG_ENABLE,
43*4882a593Smuzhiyun INTC_REG_DISABLE,
44*4882a593Smuzhiyun };
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun static u32 rt_intc_regs[] = {
47*4882a593Smuzhiyun [INTC_REG_STATUS0] = 0x00,
48*4882a593Smuzhiyun [INTC_REG_STATUS1] = 0x04,
49*4882a593Smuzhiyun [INTC_REG_TYPE] = 0x20,
50*4882a593Smuzhiyun [INTC_REG_RAW_STATUS] = 0x30,
51*4882a593Smuzhiyun [INTC_REG_ENABLE] = 0x34,
52*4882a593Smuzhiyun [INTC_REG_DISABLE] = 0x38,
53*4882a593Smuzhiyun };
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun static void __iomem *rt_intc_membase;
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun static int rt_perfcount_irq;
58*4882a593Smuzhiyun
rt_intc_w32(u32 val,unsigned reg)59*4882a593Smuzhiyun static inline void rt_intc_w32(u32 val, unsigned reg)
60*4882a593Smuzhiyun {
61*4882a593Smuzhiyun __raw_writel(val, rt_intc_membase + rt_intc_regs[reg]);
62*4882a593Smuzhiyun }
63*4882a593Smuzhiyun
rt_intc_r32(unsigned reg)64*4882a593Smuzhiyun static inline u32 rt_intc_r32(unsigned reg)
65*4882a593Smuzhiyun {
66*4882a593Smuzhiyun return __raw_readl(rt_intc_membase + rt_intc_regs[reg]);
67*4882a593Smuzhiyun }
68*4882a593Smuzhiyun
ralink_intc_irq_unmask(struct irq_data * d)69*4882a593Smuzhiyun static void ralink_intc_irq_unmask(struct irq_data *d)
70*4882a593Smuzhiyun {
71*4882a593Smuzhiyun rt_intc_w32(BIT(d->hwirq), INTC_REG_ENABLE);
72*4882a593Smuzhiyun }
73*4882a593Smuzhiyun
ralink_intc_irq_mask(struct irq_data * d)74*4882a593Smuzhiyun static void ralink_intc_irq_mask(struct irq_data *d)
75*4882a593Smuzhiyun {
76*4882a593Smuzhiyun rt_intc_w32(BIT(d->hwirq), INTC_REG_DISABLE);
77*4882a593Smuzhiyun }
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun static struct irq_chip ralink_intc_irq_chip = {
80*4882a593Smuzhiyun .name = "INTC",
81*4882a593Smuzhiyun .irq_unmask = ralink_intc_irq_unmask,
82*4882a593Smuzhiyun .irq_mask = ralink_intc_irq_mask,
83*4882a593Smuzhiyun .irq_mask_ack = ralink_intc_irq_mask,
84*4882a593Smuzhiyun };
85*4882a593Smuzhiyun
get_c0_perfcount_int(void)86*4882a593Smuzhiyun int get_c0_perfcount_int(void)
87*4882a593Smuzhiyun {
88*4882a593Smuzhiyun return rt_perfcount_irq;
89*4882a593Smuzhiyun }
90*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(get_c0_perfcount_int);
91*4882a593Smuzhiyun
get_c0_compare_int(void)92*4882a593Smuzhiyun unsigned int get_c0_compare_int(void)
93*4882a593Smuzhiyun {
94*4882a593Smuzhiyun return CP0_LEGACY_COMPARE_IRQ;
95*4882a593Smuzhiyun }
96*4882a593Smuzhiyun
ralink_intc_irq_handler(struct irq_desc * desc)97*4882a593Smuzhiyun static void ralink_intc_irq_handler(struct irq_desc *desc)
98*4882a593Smuzhiyun {
99*4882a593Smuzhiyun u32 pending = rt_intc_r32(INTC_REG_STATUS0);
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun if (pending) {
102*4882a593Smuzhiyun struct irq_domain *domain = irq_desc_get_handler_data(desc);
103*4882a593Smuzhiyun generic_handle_irq(irq_find_mapping(domain, __ffs(pending)));
104*4882a593Smuzhiyun } else {
105*4882a593Smuzhiyun spurious_interrupt();
106*4882a593Smuzhiyun }
107*4882a593Smuzhiyun }
108*4882a593Smuzhiyun
plat_irq_dispatch(void)109*4882a593Smuzhiyun asmlinkage void plat_irq_dispatch(void)
110*4882a593Smuzhiyun {
111*4882a593Smuzhiyun unsigned long pending;
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun pending = read_c0_status() & read_c0_cause() & ST0_IM;
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun if (pending & STATUSF_IP7)
116*4882a593Smuzhiyun do_IRQ(RALINK_CPU_IRQ_COUNTER);
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun else if (pending & STATUSF_IP5)
119*4882a593Smuzhiyun do_IRQ(RALINK_CPU_IRQ_FE);
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun else if (pending & STATUSF_IP6)
122*4882a593Smuzhiyun do_IRQ(RALINK_CPU_IRQ_WIFI);
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun else if (pending & STATUSF_IP4)
125*4882a593Smuzhiyun do_IRQ(RALINK_CPU_IRQ_PCI);
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun else if (pending & STATUSF_IP2)
128*4882a593Smuzhiyun do_IRQ(RALINK_CPU_IRQ_INTC);
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun else
131*4882a593Smuzhiyun spurious_interrupt();
132*4882a593Smuzhiyun }
133*4882a593Smuzhiyun
intc_map(struct irq_domain * d,unsigned int irq,irq_hw_number_t hw)134*4882a593Smuzhiyun static int intc_map(struct irq_domain *d, unsigned int irq, irq_hw_number_t hw)
135*4882a593Smuzhiyun {
136*4882a593Smuzhiyun irq_set_chip_and_handler(irq, &ralink_intc_irq_chip, handle_level_irq);
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun return 0;
139*4882a593Smuzhiyun }
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun static const struct irq_domain_ops irq_domain_ops = {
142*4882a593Smuzhiyun .xlate = irq_domain_xlate_onecell,
143*4882a593Smuzhiyun .map = intc_map,
144*4882a593Smuzhiyun };
145*4882a593Smuzhiyun
intc_of_init(struct device_node * node,struct device_node * parent)146*4882a593Smuzhiyun static int __init intc_of_init(struct device_node *node,
147*4882a593Smuzhiyun struct device_node *parent)
148*4882a593Smuzhiyun {
149*4882a593Smuzhiyun struct resource res;
150*4882a593Smuzhiyun struct irq_domain *domain;
151*4882a593Smuzhiyun int irq;
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun if (!of_property_read_u32_array(node, "ralink,intc-registers",
154*4882a593Smuzhiyun rt_intc_regs, 6))
155*4882a593Smuzhiyun pr_info("intc: using register map from devicetree\n");
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun irq = irq_of_parse_and_map(node, 0);
158*4882a593Smuzhiyun if (!irq)
159*4882a593Smuzhiyun panic("Failed to get INTC IRQ");
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun if (of_address_to_resource(node, 0, &res))
162*4882a593Smuzhiyun panic("Failed to get intc memory range");
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun if (!request_mem_region(res.start, resource_size(&res),
165*4882a593Smuzhiyun res.name))
166*4882a593Smuzhiyun pr_err("Failed to request intc memory");
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun rt_intc_membase = ioremap(res.start,
169*4882a593Smuzhiyun resource_size(&res));
170*4882a593Smuzhiyun if (!rt_intc_membase)
171*4882a593Smuzhiyun panic("Failed to remap intc memory");
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun /* disable all interrupts */
174*4882a593Smuzhiyun rt_intc_w32(~0, INTC_REG_DISABLE);
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun /* route all INTC interrupts to MIPS HW0 interrupt */
177*4882a593Smuzhiyun rt_intc_w32(0, INTC_REG_TYPE);
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun domain = irq_domain_add_legacy(node, RALINK_INTC_IRQ_COUNT,
180*4882a593Smuzhiyun RALINK_INTC_IRQ_BASE, 0, &irq_domain_ops, NULL);
181*4882a593Smuzhiyun if (!domain)
182*4882a593Smuzhiyun panic("Failed to add irqdomain");
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun rt_intc_w32(INTC_INT_GLOBAL, INTC_REG_ENABLE);
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun irq_set_chained_handler_and_data(irq, ralink_intc_irq_handler, domain);
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun /* tell the kernel which irq is used for performance monitoring */
189*4882a593Smuzhiyun rt_perfcount_irq = irq_create_mapping(domain, 9);
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun return 0;
192*4882a593Smuzhiyun }
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun static struct of_device_id __initdata of_irq_ids[] = {
195*4882a593Smuzhiyun { .compatible = "mti,cpu-interrupt-controller", .data = mips_cpu_irq_of_init },
196*4882a593Smuzhiyun { .compatible = "ralink,rt2880-intc", .data = intc_of_init },
197*4882a593Smuzhiyun {},
198*4882a593Smuzhiyun };
199*4882a593Smuzhiyun
arch_init_irq(void)200*4882a593Smuzhiyun void __init arch_init_irq(void)
201*4882a593Smuzhiyun {
202*4882a593Smuzhiyun of_irq_init(of_irq_ids);
203*4882a593Smuzhiyun }
204*4882a593Smuzhiyun
205