xref: /OK3568_Linux_fs/kernel/arch/mips/pic32/pic32mzda/early_pin.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Joshua Henderson <joshua.henderson@microchip.com>
4*4882a593Smuzhiyun  * Copyright (C) 2015 Microchip Technology Inc.  All rights reserved.
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun #include <asm/io.h>
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include "early_pin.h"
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #define PPS_BASE 0x1f800000
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun /* Input PPS Registers */
13*4882a593Smuzhiyun #define INT1R 0x1404
14*4882a593Smuzhiyun #define INT2R 0x1408
15*4882a593Smuzhiyun #define INT3R 0x140C
16*4882a593Smuzhiyun #define INT4R 0x1410
17*4882a593Smuzhiyun #define T2CKR 0x1418
18*4882a593Smuzhiyun #define T3CKR 0x141C
19*4882a593Smuzhiyun #define T4CKR 0x1420
20*4882a593Smuzhiyun #define T5CKR 0x1424
21*4882a593Smuzhiyun #define T6CKR 0x1428
22*4882a593Smuzhiyun #define T7CKR 0x142C
23*4882a593Smuzhiyun #define T8CKR 0x1430
24*4882a593Smuzhiyun #define T9CKR 0x1434
25*4882a593Smuzhiyun #define IC1R 0x1438
26*4882a593Smuzhiyun #define IC2R 0x143C
27*4882a593Smuzhiyun #define IC3R 0x1440
28*4882a593Smuzhiyun #define IC4R 0x1444
29*4882a593Smuzhiyun #define IC5R 0x1448
30*4882a593Smuzhiyun #define IC6R 0x144C
31*4882a593Smuzhiyun #define IC7R 0x1450
32*4882a593Smuzhiyun #define IC8R 0x1454
33*4882a593Smuzhiyun #define IC9R 0x1458
34*4882a593Smuzhiyun #define OCFAR 0x1460
35*4882a593Smuzhiyun #define U1RXR 0x1468
36*4882a593Smuzhiyun #define U1CTSR 0x146C
37*4882a593Smuzhiyun #define U2RXR 0x1470
38*4882a593Smuzhiyun #define U2CTSR 0x1474
39*4882a593Smuzhiyun #define U3RXR 0x1478
40*4882a593Smuzhiyun #define U3CTSR 0x147C
41*4882a593Smuzhiyun #define U4RXR 0x1480
42*4882a593Smuzhiyun #define U4CTSR 0x1484
43*4882a593Smuzhiyun #define U5RXR 0x1488
44*4882a593Smuzhiyun #define U5CTSR 0x148C
45*4882a593Smuzhiyun #define U6RXR 0x1490
46*4882a593Smuzhiyun #define U6CTSR 0x1494
47*4882a593Smuzhiyun #define SDI1R 0x149C
48*4882a593Smuzhiyun #define SS1R 0x14A0
49*4882a593Smuzhiyun #define SDI2R 0x14A8
50*4882a593Smuzhiyun #define SS2R 0x14AC
51*4882a593Smuzhiyun #define SDI3R 0x14B4
52*4882a593Smuzhiyun #define SS3R 0x14B8
53*4882a593Smuzhiyun #define SDI4R 0x14C0
54*4882a593Smuzhiyun #define SS4R 0x14C4
55*4882a593Smuzhiyun #define SDI5R 0x14CC
56*4882a593Smuzhiyun #define SS5R 0x14D0
57*4882a593Smuzhiyun #define SDI6R 0x14D8
58*4882a593Smuzhiyun #define SS6R 0x14DC
59*4882a593Smuzhiyun #define C1RXR 0x14E0
60*4882a593Smuzhiyun #define C2RXR 0x14E4
61*4882a593Smuzhiyun #define REFCLKI1R 0x14E8
62*4882a593Smuzhiyun #define REFCLKI3R 0x14F0
63*4882a593Smuzhiyun #define REFCLKI4R 0x14F4
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun static const struct
66*4882a593Smuzhiyun {
67*4882a593Smuzhiyun 	int function;
68*4882a593Smuzhiyun 	int reg;
69*4882a593Smuzhiyun } input_pin_reg[] = {
70*4882a593Smuzhiyun 	{ IN_FUNC_INT3, INT3R },
71*4882a593Smuzhiyun 	{ IN_FUNC_T2CK, T2CKR },
72*4882a593Smuzhiyun 	{ IN_FUNC_T6CK, T6CKR },
73*4882a593Smuzhiyun 	{ IN_FUNC_IC3, IC3R  },
74*4882a593Smuzhiyun 	{ IN_FUNC_IC7, IC7R },
75*4882a593Smuzhiyun 	{ IN_FUNC_U1RX, U1RXR },
76*4882a593Smuzhiyun 	{ IN_FUNC_U2CTS, U2CTSR },
77*4882a593Smuzhiyun 	{ IN_FUNC_U5RX, U5RXR },
78*4882a593Smuzhiyun 	{ IN_FUNC_U6CTS, U6CTSR },
79*4882a593Smuzhiyun 	{ IN_FUNC_SDI1, SDI1R },
80*4882a593Smuzhiyun 	{ IN_FUNC_SDI3, SDI3R },
81*4882a593Smuzhiyun 	{ IN_FUNC_SDI5, SDI5R },
82*4882a593Smuzhiyun 	{ IN_FUNC_SS6, SS6R },
83*4882a593Smuzhiyun 	{ IN_FUNC_REFCLKI1, REFCLKI1R },
84*4882a593Smuzhiyun 	{ IN_FUNC_INT4, INT4R },
85*4882a593Smuzhiyun 	{ IN_FUNC_T5CK, T5CKR },
86*4882a593Smuzhiyun 	{ IN_FUNC_T7CK, T7CKR },
87*4882a593Smuzhiyun 	{ IN_FUNC_IC4, IC4R },
88*4882a593Smuzhiyun 	{ IN_FUNC_IC8, IC8R },
89*4882a593Smuzhiyun 	{ IN_FUNC_U3RX, U3RXR },
90*4882a593Smuzhiyun 	{ IN_FUNC_U4CTS, U4CTSR },
91*4882a593Smuzhiyun 	{ IN_FUNC_SDI2, SDI2R },
92*4882a593Smuzhiyun 	{ IN_FUNC_SDI4, SDI4R },
93*4882a593Smuzhiyun 	{ IN_FUNC_C1RX, C1RXR },
94*4882a593Smuzhiyun 	{ IN_FUNC_REFCLKI4, REFCLKI4R },
95*4882a593Smuzhiyun 	{ IN_FUNC_INT2, INT2R },
96*4882a593Smuzhiyun 	{ IN_FUNC_T3CK, T3CKR },
97*4882a593Smuzhiyun 	{ IN_FUNC_T8CK, T8CKR },
98*4882a593Smuzhiyun 	{ IN_FUNC_IC2, IC2R },
99*4882a593Smuzhiyun 	{ IN_FUNC_IC5, IC5R },
100*4882a593Smuzhiyun 	{ IN_FUNC_IC9, IC9R },
101*4882a593Smuzhiyun 	{ IN_FUNC_U1CTS, U1CTSR },
102*4882a593Smuzhiyun 	{ IN_FUNC_U2RX, U2RXR },
103*4882a593Smuzhiyun 	{ IN_FUNC_U5CTS, U5CTSR },
104*4882a593Smuzhiyun 	{ IN_FUNC_SS1, SS1R },
105*4882a593Smuzhiyun 	{ IN_FUNC_SS3, SS3R },
106*4882a593Smuzhiyun 	{ IN_FUNC_SS4, SS4R },
107*4882a593Smuzhiyun 	{ IN_FUNC_SS5, SS5R },
108*4882a593Smuzhiyun 	{ IN_FUNC_C2RX, C2RXR },
109*4882a593Smuzhiyun 	{ IN_FUNC_INT1, INT1R },
110*4882a593Smuzhiyun 	{ IN_FUNC_T4CK, T4CKR },
111*4882a593Smuzhiyun 	{ IN_FUNC_T9CK, T9CKR },
112*4882a593Smuzhiyun 	{ IN_FUNC_IC1, IC1R },
113*4882a593Smuzhiyun 	{ IN_FUNC_IC6, IC6R },
114*4882a593Smuzhiyun 	{ IN_FUNC_U3CTS, U3CTSR },
115*4882a593Smuzhiyun 	{ IN_FUNC_U4RX, U4RXR },
116*4882a593Smuzhiyun 	{ IN_FUNC_U6RX, U6RXR },
117*4882a593Smuzhiyun 	{ IN_FUNC_SS2, SS2R },
118*4882a593Smuzhiyun 	{ IN_FUNC_SDI6, SDI6R },
119*4882a593Smuzhiyun 	{ IN_FUNC_OCFA, OCFAR },
120*4882a593Smuzhiyun 	{ IN_FUNC_REFCLKI3, REFCLKI3R },
121*4882a593Smuzhiyun };
122*4882a593Smuzhiyun 
pic32_pps_input(int function,int pin)123*4882a593Smuzhiyun void pic32_pps_input(int function, int pin)
124*4882a593Smuzhiyun {
125*4882a593Smuzhiyun 	void __iomem *pps_base = ioremap(PPS_BASE, 0xF4);
126*4882a593Smuzhiyun 	int i;
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(input_pin_reg); i++) {
129*4882a593Smuzhiyun 		if (input_pin_reg[i].function == function) {
130*4882a593Smuzhiyun 			__raw_writel(pin, pps_base + input_pin_reg[i].reg);
131*4882a593Smuzhiyun 			return;
132*4882a593Smuzhiyun 		}
133*4882a593Smuzhiyun 	}
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun 	iounmap(pps_base);
136*4882a593Smuzhiyun }
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun /* Output PPS Registers */
139*4882a593Smuzhiyun #define RPA14R 0x1538
140*4882a593Smuzhiyun #define RPA15R 0x153C
141*4882a593Smuzhiyun #define RPB0R 0x1540
142*4882a593Smuzhiyun #define RPB1R 0x1544
143*4882a593Smuzhiyun #define RPB2R 0x1548
144*4882a593Smuzhiyun #define RPB3R 0x154C
145*4882a593Smuzhiyun #define RPB5R 0x1554
146*4882a593Smuzhiyun #define RPB6R 0x1558
147*4882a593Smuzhiyun #define RPB7R 0x155C
148*4882a593Smuzhiyun #define RPB8R 0x1560
149*4882a593Smuzhiyun #define RPB9R 0x1564
150*4882a593Smuzhiyun #define RPB10R 0x1568
151*4882a593Smuzhiyun #define RPB14R 0x1578
152*4882a593Smuzhiyun #define RPB15R 0x157C
153*4882a593Smuzhiyun #define RPC1R 0x1584
154*4882a593Smuzhiyun #define RPC2R 0x1588
155*4882a593Smuzhiyun #define RPC3R 0x158C
156*4882a593Smuzhiyun #define RPC4R 0x1590
157*4882a593Smuzhiyun #define RPC13R 0x15B4
158*4882a593Smuzhiyun #define RPC14R 0x15B8
159*4882a593Smuzhiyun #define RPD0R 0x15C0
160*4882a593Smuzhiyun #define RPD1R 0x15C4
161*4882a593Smuzhiyun #define RPD2R 0x15C8
162*4882a593Smuzhiyun #define RPD3R 0x15CC
163*4882a593Smuzhiyun #define RPD4R 0x15D0
164*4882a593Smuzhiyun #define RPD5R 0x15D4
165*4882a593Smuzhiyun #define RPD6R 0x15D8
166*4882a593Smuzhiyun #define RPD7R 0x15DC
167*4882a593Smuzhiyun #define RPD9R 0x15E4
168*4882a593Smuzhiyun #define RPD10R 0x15E8
169*4882a593Smuzhiyun #define RPD11R 0x15EC
170*4882a593Smuzhiyun #define RPD12R 0x15F0
171*4882a593Smuzhiyun #define RPD14R 0x15F8
172*4882a593Smuzhiyun #define RPD15R 0x15FC
173*4882a593Smuzhiyun #define RPE3R 0x160C
174*4882a593Smuzhiyun #define RPE5R 0x1614
175*4882a593Smuzhiyun #define RPE8R 0x1620
176*4882a593Smuzhiyun #define RPE9R 0x1624
177*4882a593Smuzhiyun #define RPF0R 0x1640
178*4882a593Smuzhiyun #define RPF1R 0x1644
179*4882a593Smuzhiyun #define RPF2R 0x1648
180*4882a593Smuzhiyun #define RPF3R 0x164C
181*4882a593Smuzhiyun #define RPF4R 0x1650
182*4882a593Smuzhiyun #define RPF5R 0x1654
183*4882a593Smuzhiyun #define RPF8R 0x1660
184*4882a593Smuzhiyun #define RPF12R 0x1670
185*4882a593Smuzhiyun #define RPF13R 0x1674
186*4882a593Smuzhiyun #define RPG0R 0x1680
187*4882a593Smuzhiyun #define RPG1R 0x1684
188*4882a593Smuzhiyun #define RPG6R 0x1698
189*4882a593Smuzhiyun #define RPG7R 0x169C
190*4882a593Smuzhiyun #define RPG8R 0x16A0
191*4882a593Smuzhiyun #define RPG9R 0x16A4
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun static const struct
194*4882a593Smuzhiyun {
195*4882a593Smuzhiyun 	int pin;
196*4882a593Smuzhiyun 	int reg;
197*4882a593Smuzhiyun } output_pin_reg[] = {
198*4882a593Smuzhiyun 	{ OUT_RPD2, RPD2R },
199*4882a593Smuzhiyun 	{ OUT_RPG8, RPG8R },
200*4882a593Smuzhiyun 	{ OUT_RPF4, RPF4R },
201*4882a593Smuzhiyun 	{ OUT_RPD10, RPD10R },
202*4882a593Smuzhiyun 	{ OUT_RPF1, RPF1R },
203*4882a593Smuzhiyun 	{ OUT_RPB9, RPB9R },
204*4882a593Smuzhiyun 	{ OUT_RPB10, RPB10R },
205*4882a593Smuzhiyun 	{ OUT_RPC14, RPC14R },
206*4882a593Smuzhiyun 	{ OUT_RPB5, RPB5R },
207*4882a593Smuzhiyun 	{ OUT_RPC1, RPC1R },
208*4882a593Smuzhiyun 	{ OUT_RPD14, RPD14R },
209*4882a593Smuzhiyun 	{ OUT_RPG1, RPG1R },
210*4882a593Smuzhiyun 	{ OUT_RPA14, RPA14R },
211*4882a593Smuzhiyun 	{ OUT_RPD6, RPD6R },
212*4882a593Smuzhiyun 	{ OUT_RPD3, RPD3R },
213*4882a593Smuzhiyun 	{ OUT_RPG7, RPG7R },
214*4882a593Smuzhiyun 	{ OUT_RPF5, RPF5R },
215*4882a593Smuzhiyun 	{ OUT_RPD11, RPD11R },
216*4882a593Smuzhiyun 	{ OUT_RPF0, RPF0R },
217*4882a593Smuzhiyun 	{ OUT_RPB1, RPB1R },
218*4882a593Smuzhiyun 	{ OUT_RPE5, RPE5R },
219*4882a593Smuzhiyun 	{ OUT_RPC13, RPC13R },
220*4882a593Smuzhiyun 	{ OUT_RPB3, RPB3R },
221*4882a593Smuzhiyun 	{ OUT_RPC4, RPC4R },
222*4882a593Smuzhiyun 	{ OUT_RPD15, RPD15R },
223*4882a593Smuzhiyun 	{ OUT_RPG0, RPG0R },
224*4882a593Smuzhiyun 	{ OUT_RPA15, RPA15R },
225*4882a593Smuzhiyun 	{ OUT_RPD7, RPD7R },
226*4882a593Smuzhiyun 	{ OUT_RPD9, RPD9R },
227*4882a593Smuzhiyun 	{ OUT_RPG6, RPG6R },
228*4882a593Smuzhiyun 	{ OUT_RPB8, RPB8R },
229*4882a593Smuzhiyun 	{ OUT_RPB15, RPB15R },
230*4882a593Smuzhiyun 	{ OUT_RPD4, RPD4R },
231*4882a593Smuzhiyun 	{ OUT_RPB0, RPB0R },
232*4882a593Smuzhiyun 	{ OUT_RPE3, RPE3R },
233*4882a593Smuzhiyun 	{ OUT_RPB7, RPB7R },
234*4882a593Smuzhiyun 	{ OUT_RPF12, RPF12R },
235*4882a593Smuzhiyun 	{ OUT_RPD12, RPD12R },
236*4882a593Smuzhiyun 	{ OUT_RPF8, RPF8R },
237*4882a593Smuzhiyun 	{ OUT_RPC3, RPC3R },
238*4882a593Smuzhiyun 	{ OUT_RPE9, RPE9R },
239*4882a593Smuzhiyun 	{ OUT_RPD1, RPD1R },
240*4882a593Smuzhiyun 	{ OUT_RPG9, RPG9R },
241*4882a593Smuzhiyun 	{ OUT_RPB14, RPB14R },
242*4882a593Smuzhiyun 	{ OUT_RPD0, RPD0R },
243*4882a593Smuzhiyun 	{ OUT_RPB6, RPB6R },
244*4882a593Smuzhiyun 	{ OUT_RPD5, RPD5R },
245*4882a593Smuzhiyun 	{ OUT_RPB2, RPB2R },
246*4882a593Smuzhiyun 	{ OUT_RPF3, RPF3R },
247*4882a593Smuzhiyun 	{ OUT_RPF13, RPF13R },
248*4882a593Smuzhiyun 	{ OUT_RPC2, RPC2R },
249*4882a593Smuzhiyun 	{ OUT_RPE8, RPE8R },
250*4882a593Smuzhiyun 	{ OUT_RPF2, RPF2R },
251*4882a593Smuzhiyun };
252*4882a593Smuzhiyun 
pic32_pps_output(int function,int pin)253*4882a593Smuzhiyun void pic32_pps_output(int function, int pin)
254*4882a593Smuzhiyun {
255*4882a593Smuzhiyun 	void __iomem *pps_base = ioremap(PPS_BASE, 0x170);
256*4882a593Smuzhiyun 	int i;
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(output_pin_reg); i++) {
259*4882a593Smuzhiyun 		if (output_pin_reg[i].pin == pin) {
260*4882a593Smuzhiyun 			__raw_writel(function,
261*4882a593Smuzhiyun 				pps_base + output_pin_reg[i].reg);
262*4882a593Smuzhiyun 			return;
263*4882a593Smuzhiyun 		}
264*4882a593Smuzhiyun 	}
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun 	iounmap(pps_base);
267*4882a593Smuzhiyun }
268