xref: /OK3568_Linux_fs/kernel/arch/mips/pci/pci-xlp.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright (c) 2003-2012 Broadcom Corporation
3*4882a593Smuzhiyun  * All Rights Reserved
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * This software is available to you under a choice of one of two
6*4882a593Smuzhiyun  * licenses.  You may choose to be licensed under the terms of the GNU
7*4882a593Smuzhiyun  * General Public License (GPL) Version 2, available from the file
8*4882a593Smuzhiyun  * COPYING in the main directory of this source tree, or the Broadcom
9*4882a593Smuzhiyun  * license below:
10*4882a593Smuzhiyun  *
11*4882a593Smuzhiyun  * Redistribution and use in source and binary forms, with or without
12*4882a593Smuzhiyun  * modification, are permitted provided that the following conditions
13*4882a593Smuzhiyun  * are met:
14*4882a593Smuzhiyun  *
15*4882a593Smuzhiyun  * 1. Redistributions of source code must retain the above copyright
16*4882a593Smuzhiyun  *    notice, this list of conditions and the following disclaimer.
17*4882a593Smuzhiyun  * 2. Redistributions in binary form must reproduce the above copyright
18*4882a593Smuzhiyun  *    notice, this list of conditions and the following disclaimer in
19*4882a593Smuzhiyun  *    the documentation and/or other materials provided with the
20*4882a593Smuzhiyun  *    distribution.
21*4882a593Smuzhiyun  *
22*4882a593Smuzhiyun  * THIS SOFTWARE IS PROVIDED BY BROADCOM ``AS IS'' AND ANY EXPRESS OR
23*4882a593Smuzhiyun  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
24*4882a593Smuzhiyun  * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
25*4882a593Smuzhiyun  * ARE DISCLAIMED. IN NO EVENT SHALL BROADCOM OR CONTRIBUTORS BE LIABLE
26*4882a593Smuzhiyun  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
27*4882a593Smuzhiyun  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
28*4882a593Smuzhiyun  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR
29*4882a593Smuzhiyun  * BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
30*4882a593Smuzhiyun  * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE
31*4882a593Smuzhiyun  * OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN
32*4882a593Smuzhiyun  * IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
33*4882a593Smuzhiyun  */
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun #include <linux/types.h>
36*4882a593Smuzhiyun #include <linux/pci.h>
37*4882a593Smuzhiyun #include <linux/kernel.h>
38*4882a593Smuzhiyun #include <linux/init.h>
39*4882a593Smuzhiyun #include <linux/msi.h>
40*4882a593Smuzhiyun #include <linux/mm.h>
41*4882a593Smuzhiyun #include <linux/irq.h>
42*4882a593Smuzhiyun #include <linux/irqdesc.h>
43*4882a593Smuzhiyun #include <linux/console.h>
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun #include <asm/io.h>
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun #include <asm/netlogic/interrupt.h>
48*4882a593Smuzhiyun #include <asm/netlogic/haldefs.h>
49*4882a593Smuzhiyun #include <asm/netlogic/common.h>
50*4882a593Smuzhiyun #include <asm/netlogic/mips-extns.h>
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun #include <asm/netlogic/xlp-hal/iomap.h>
53*4882a593Smuzhiyun #include <asm/netlogic/xlp-hal/xlp.h>
54*4882a593Smuzhiyun #include <asm/netlogic/xlp-hal/pic.h>
55*4882a593Smuzhiyun #include <asm/netlogic/xlp-hal/pcibus.h>
56*4882a593Smuzhiyun #include <asm/netlogic/xlp-hal/bridge.h>
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun static void *pci_config_base;
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun #define pci_cfg_addr(bus, devfn, off) (((bus) << 20) | ((devfn) << 12) | (off))
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun /* PCI ops */
pci_cfg_read_32bit(struct pci_bus * bus,unsigned int devfn,int where)63*4882a593Smuzhiyun static inline u32 pci_cfg_read_32bit(struct pci_bus *bus, unsigned int devfn,
64*4882a593Smuzhiyun 	int where)
65*4882a593Smuzhiyun {
66*4882a593Smuzhiyun 	u32 data;
67*4882a593Smuzhiyun 	u32 *cfgaddr;
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun 	where &= ~3;
70*4882a593Smuzhiyun 	if (cpu_is_xlp9xx()) {
71*4882a593Smuzhiyun 		/* be very careful on SoC buses */
72*4882a593Smuzhiyun 		if (bus->number == 0) {
73*4882a593Smuzhiyun 			/* Scan only existing nodes - uboot bug? */
74*4882a593Smuzhiyun 			if (PCI_SLOT(devfn) != 0 ||
75*4882a593Smuzhiyun 					   !nlm_node_present(PCI_FUNC(devfn)))
76*4882a593Smuzhiyun 				return 0xffffffff;
77*4882a593Smuzhiyun 		} else if (bus->parent->number == 0) {	/* SoC bus */
78*4882a593Smuzhiyun 			if (PCI_SLOT(devfn) == 0)	/* b.0.0 hangs */
79*4882a593Smuzhiyun 				return 0xffffffff;
80*4882a593Smuzhiyun 			if (devfn == 44)		/* b.5.4 hangs */
81*4882a593Smuzhiyun 				return 0xffffffff;
82*4882a593Smuzhiyun 		}
83*4882a593Smuzhiyun 	} else if (bus->number == 0 && PCI_SLOT(devfn) == 1 && where == 0x954) {
84*4882a593Smuzhiyun 		return 0xffffffff;
85*4882a593Smuzhiyun 	}
86*4882a593Smuzhiyun 	cfgaddr = (u32 *)(pci_config_base +
87*4882a593Smuzhiyun 			pci_cfg_addr(bus->number, devfn, where));
88*4882a593Smuzhiyun 	data = *cfgaddr;
89*4882a593Smuzhiyun 	return data;
90*4882a593Smuzhiyun }
91*4882a593Smuzhiyun 
pci_cfg_write_32bit(struct pci_bus * bus,unsigned int devfn,int where,u32 data)92*4882a593Smuzhiyun static inline void pci_cfg_write_32bit(struct pci_bus *bus, unsigned int devfn,
93*4882a593Smuzhiyun 	int where, u32 data)
94*4882a593Smuzhiyun {
95*4882a593Smuzhiyun 	u32 *cfgaddr;
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun 	cfgaddr = (u32 *)(pci_config_base +
98*4882a593Smuzhiyun 			pci_cfg_addr(bus->number, devfn, where & ~3));
99*4882a593Smuzhiyun 	*cfgaddr = data;
100*4882a593Smuzhiyun }
101*4882a593Smuzhiyun 
nlm_pcibios_read(struct pci_bus * bus,unsigned int devfn,int where,int size,u32 * val)102*4882a593Smuzhiyun static int nlm_pcibios_read(struct pci_bus *bus, unsigned int devfn,
103*4882a593Smuzhiyun 	int where, int size, u32 *val)
104*4882a593Smuzhiyun {
105*4882a593Smuzhiyun 	u32 data;
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun 	if ((size == 2) && (where & 1))
108*4882a593Smuzhiyun 		return PCIBIOS_BAD_REGISTER_NUMBER;
109*4882a593Smuzhiyun 	else if ((size == 4) && (where & 3))
110*4882a593Smuzhiyun 		return PCIBIOS_BAD_REGISTER_NUMBER;
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun 	data = pci_cfg_read_32bit(bus, devfn, where);
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun 	if (size == 1)
115*4882a593Smuzhiyun 		*val = (data >> ((where & 3) << 3)) & 0xff;
116*4882a593Smuzhiyun 	else if (size == 2)
117*4882a593Smuzhiyun 		*val = (data >> ((where & 3) << 3)) & 0xffff;
118*4882a593Smuzhiyun 	else
119*4882a593Smuzhiyun 		*val = data;
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun 	return PCIBIOS_SUCCESSFUL;
122*4882a593Smuzhiyun }
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun 
nlm_pcibios_write(struct pci_bus * bus,unsigned int devfn,int where,int size,u32 val)125*4882a593Smuzhiyun static int nlm_pcibios_write(struct pci_bus *bus, unsigned int devfn,
126*4882a593Smuzhiyun 		int where, int size, u32 val)
127*4882a593Smuzhiyun {
128*4882a593Smuzhiyun 	u32 data;
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun 	if ((size == 2) && (where & 1))
131*4882a593Smuzhiyun 		return PCIBIOS_BAD_REGISTER_NUMBER;
132*4882a593Smuzhiyun 	else if ((size == 4) && (where & 3))
133*4882a593Smuzhiyun 		return PCIBIOS_BAD_REGISTER_NUMBER;
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun 	data = pci_cfg_read_32bit(bus, devfn, where);
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun 	if (size == 1)
138*4882a593Smuzhiyun 		data = (data & ~(0xff << ((where & 3) << 3))) |
139*4882a593Smuzhiyun 			(val << ((where & 3) << 3));
140*4882a593Smuzhiyun 	else if (size == 2)
141*4882a593Smuzhiyun 		data = (data & ~(0xffff << ((where & 3) << 3))) |
142*4882a593Smuzhiyun 			(val << ((where & 3) << 3));
143*4882a593Smuzhiyun 	else
144*4882a593Smuzhiyun 		data = val;
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun 	pci_cfg_write_32bit(bus, devfn, where, data);
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun 	return PCIBIOS_SUCCESSFUL;
149*4882a593Smuzhiyun }
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun struct pci_ops nlm_pci_ops = {
152*4882a593Smuzhiyun 	.read  = nlm_pcibios_read,
153*4882a593Smuzhiyun 	.write = nlm_pcibios_write
154*4882a593Smuzhiyun };
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun static struct resource nlm_pci_mem_resource = {
157*4882a593Smuzhiyun 	.name		= "XLP PCI MEM",
158*4882a593Smuzhiyun 	.start		= 0xd0000000UL, /* 256MB PCI mem @ 0xd000_0000 */
159*4882a593Smuzhiyun 	.end		= 0xdfffffffUL,
160*4882a593Smuzhiyun 	.flags		= IORESOURCE_MEM,
161*4882a593Smuzhiyun };
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun static struct resource nlm_pci_io_resource = {
164*4882a593Smuzhiyun 	.name		= "XLP IO MEM",
165*4882a593Smuzhiyun 	.start		= 0x14000000UL, /* 64MB PCI IO @ 0x1000_0000 */
166*4882a593Smuzhiyun 	.end		= 0x17ffffffUL,
167*4882a593Smuzhiyun 	.flags		= IORESOURCE_IO,
168*4882a593Smuzhiyun };
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun struct pci_controller nlm_pci_controller = {
171*4882a593Smuzhiyun 	.index		= 0,
172*4882a593Smuzhiyun 	.pci_ops	= &nlm_pci_ops,
173*4882a593Smuzhiyun 	.mem_resource	= &nlm_pci_mem_resource,
174*4882a593Smuzhiyun 	.mem_offset	= 0x00000000UL,
175*4882a593Smuzhiyun 	.io_resource	= &nlm_pci_io_resource,
176*4882a593Smuzhiyun 	.io_offset	= 0x00000000UL,
177*4882a593Smuzhiyun };
178*4882a593Smuzhiyun 
xlp_get_pcie_link(const struct pci_dev * dev)179*4882a593Smuzhiyun struct pci_dev *xlp_get_pcie_link(const struct pci_dev *dev)
180*4882a593Smuzhiyun {
181*4882a593Smuzhiyun 	struct pci_bus *bus, *p;
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun 	bus = dev->bus;
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun 	if (cpu_is_xlp9xx()) {
186*4882a593Smuzhiyun 		/* find bus with grand parent number == 0 */
187*4882a593Smuzhiyun 		for (p = bus->parent; p && p->parent && p->parent->number != 0;
188*4882a593Smuzhiyun 				p = p->parent)
189*4882a593Smuzhiyun 			bus = p;
190*4882a593Smuzhiyun 		return (p && p->parent) ? bus->self : NULL;
191*4882a593Smuzhiyun 	} else {
192*4882a593Smuzhiyun 		/* Find the bridge on bus 0 */
193*4882a593Smuzhiyun 		for (p = bus->parent; p && p->number != 0; p = p->parent)
194*4882a593Smuzhiyun 			bus = p;
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun 		return p ? bus->self : NULL;
197*4882a593Smuzhiyun 	}
198*4882a593Smuzhiyun }
199*4882a593Smuzhiyun 
xlp_socdev_to_node(const struct pci_dev * lnkdev)200*4882a593Smuzhiyun int xlp_socdev_to_node(const struct pci_dev *lnkdev)
201*4882a593Smuzhiyun {
202*4882a593Smuzhiyun 	if (cpu_is_xlp9xx())
203*4882a593Smuzhiyun 		return PCI_FUNC(lnkdev->bus->self->devfn);
204*4882a593Smuzhiyun 	else
205*4882a593Smuzhiyun 		return PCI_SLOT(lnkdev->devfn) / 8;
206*4882a593Smuzhiyun }
207*4882a593Smuzhiyun 
pcibios_map_irq(const struct pci_dev * dev,u8 slot,u8 pin)208*4882a593Smuzhiyun int pcibios_map_irq(const struct pci_dev *dev, u8 slot, u8 pin)
209*4882a593Smuzhiyun {
210*4882a593Smuzhiyun 	struct pci_dev *lnkdev;
211*4882a593Smuzhiyun 	int lnkfunc, node;
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun 	/*
214*4882a593Smuzhiyun 	 * For XLP PCIe, there is an IRQ per Link, find out which
215*4882a593Smuzhiyun 	 * link the device is on to assign interrupts
216*4882a593Smuzhiyun 	*/
217*4882a593Smuzhiyun 	lnkdev = xlp_get_pcie_link(dev);
218*4882a593Smuzhiyun 	if (lnkdev == NULL)
219*4882a593Smuzhiyun 		return 0;
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun 	lnkfunc = PCI_FUNC(lnkdev->devfn);
222*4882a593Smuzhiyun 	node = xlp_socdev_to_node(lnkdev);
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun 	return nlm_irq_to_xirq(node, PIC_PCIE_LINK_LEGACY_IRQ(lnkfunc));
225*4882a593Smuzhiyun }
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun /* Do platform specific device initialization at pci_enable_device() time */
pcibios_plat_dev_init(struct pci_dev * dev)228*4882a593Smuzhiyun int pcibios_plat_dev_init(struct pci_dev *dev)
229*4882a593Smuzhiyun {
230*4882a593Smuzhiyun 	return 0;
231*4882a593Smuzhiyun }
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun /*
234*4882a593Smuzhiyun  * If big-endian, enable hardware byteswap on the PCIe bridges.
235*4882a593Smuzhiyun  * This will make both the SoC and PCIe devices behave consistently with
236*4882a593Smuzhiyun  * readl/writel.
237*4882a593Smuzhiyun  */
238*4882a593Smuzhiyun #ifdef __BIG_ENDIAN
xlp_config_pci_bswap(int node,int link)239*4882a593Smuzhiyun static void xlp_config_pci_bswap(int node, int link)
240*4882a593Smuzhiyun {
241*4882a593Smuzhiyun 	uint64_t nbubase, lnkbase;
242*4882a593Smuzhiyun 	u32 reg;
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun 	nbubase = nlm_get_bridge_regbase(node);
245*4882a593Smuzhiyun 	lnkbase = nlm_get_pcie_base(node, link);
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun 	/*
248*4882a593Smuzhiyun 	 *  Enable byte swap in hardware. Program each link's PCIe SWAP regions
249*4882a593Smuzhiyun 	 * from the link's address ranges.
250*4882a593Smuzhiyun 	 */
251*4882a593Smuzhiyun 	if (cpu_is_xlp9xx()) {
252*4882a593Smuzhiyun 		reg = nlm_read_bridge_reg(nbubase,
253*4882a593Smuzhiyun 				BRIDGE_9XX_PCIEMEM_BASE0 + link);
254*4882a593Smuzhiyun 		nlm_write_pci_reg(lnkbase, PCIE_9XX_BYTE_SWAP_MEM_BASE, reg);
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun 		reg = nlm_read_bridge_reg(nbubase,
257*4882a593Smuzhiyun 				BRIDGE_9XX_PCIEMEM_LIMIT0 + link);
258*4882a593Smuzhiyun 		nlm_write_pci_reg(lnkbase,
259*4882a593Smuzhiyun 				PCIE_9XX_BYTE_SWAP_MEM_LIM, reg | 0xfff);
260*4882a593Smuzhiyun 
261*4882a593Smuzhiyun 		reg = nlm_read_bridge_reg(nbubase,
262*4882a593Smuzhiyun 				BRIDGE_9XX_PCIEIO_BASE0 + link);
263*4882a593Smuzhiyun 		nlm_write_pci_reg(lnkbase, PCIE_9XX_BYTE_SWAP_IO_BASE, reg);
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun 		reg = nlm_read_bridge_reg(nbubase,
266*4882a593Smuzhiyun 				BRIDGE_9XX_PCIEIO_LIMIT0 + link);
267*4882a593Smuzhiyun 		nlm_write_pci_reg(lnkbase,
268*4882a593Smuzhiyun 				PCIE_9XX_BYTE_SWAP_IO_LIM, reg | 0xfff);
269*4882a593Smuzhiyun 	} else {
270*4882a593Smuzhiyun 		reg = nlm_read_bridge_reg(nbubase, BRIDGE_PCIEMEM_BASE0 + link);
271*4882a593Smuzhiyun 		nlm_write_pci_reg(lnkbase, PCIE_BYTE_SWAP_MEM_BASE, reg);
272*4882a593Smuzhiyun 
273*4882a593Smuzhiyun 		reg = nlm_read_bridge_reg(nbubase,
274*4882a593Smuzhiyun 					BRIDGE_PCIEMEM_LIMIT0 + link);
275*4882a593Smuzhiyun 		nlm_write_pci_reg(lnkbase, PCIE_BYTE_SWAP_MEM_LIM, reg | 0xfff);
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun 		reg = nlm_read_bridge_reg(nbubase, BRIDGE_PCIEIO_BASE0 + link);
278*4882a593Smuzhiyun 		nlm_write_pci_reg(lnkbase, PCIE_BYTE_SWAP_IO_BASE, reg);
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun 		reg = nlm_read_bridge_reg(nbubase, BRIDGE_PCIEIO_LIMIT0 + link);
281*4882a593Smuzhiyun 		nlm_write_pci_reg(lnkbase, PCIE_BYTE_SWAP_IO_LIM, reg | 0xfff);
282*4882a593Smuzhiyun 	}
283*4882a593Smuzhiyun }
284*4882a593Smuzhiyun #else
285*4882a593Smuzhiyun /* Swap configuration not needed in little-endian mode */
xlp_config_pci_bswap(int node,int link)286*4882a593Smuzhiyun static inline void xlp_config_pci_bswap(int node, int link) {}
287*4882a593Smuzhiyun #endif /* __BIG_ENDIAN */
288*4882a593Smuzhiyun 
pcibios_init(void)289*4882a593Smuzhiyun static int __init pcibios_init(void)
290*4882a593Smuzhiyun {
291*4882a593Smuzhiyun 	uint64_t pciebase;
292*4882a593Smuzhiyun 	int link, n;
293*4882a593Smuzhiyun 	u32 reg;
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun 	/* Firmware assigns PCI resources */
296*4882a593Smuzhiyun 	pci_set_flags(PCI_PROBE_ONLY);
297*4882a593Smuzhiyun 	pci_config_base = ioremap(XLP_DEFAULT_PCI_ECFG_BASE, 64 << 20);
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun 	/* Extend IO port for memory mapped io */
300*4882a593Smuzhiyun 	ioport_resource.start =	 0;
301*4882a593Smuzhiyun 	ioport_resource.end   = ~0;
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun 	for (n = 0; n < NLM_NR_NODES; n++) {
304*4882a593Smuzhiyun 		if (!nlm_node_present(n))
305*4882a593Smuzhiyun 			continue;
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun 		for (link = 0; link < PCIE_NLINKS; link++) {
308*4882a593Smuzhiyun 			pciebase = nlm_get_pcie_base(n, link);
309*4882a593Smuzhiyun 			if (nlm_read_pci_reg(pciebase, 0) == 0xffffffff)
310*4882a593Smuzhiyun 				continue;
311*4882a593Smuzhiyun 			xlp_config_pci_bswap(n, link);
312*4882a593Smuzhiyun 			xlp_init_node_msi_irqs(n, link);
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun 			/* put in intpin and irq - u-boot does not */
315*4882a593Smuzhiyun 			reg = nlm_read_pci_reg(pciebase, 0xf);
316*4882a593Smuzhiyun 			reg &= ~0x1ffu;
317*4882a593Smuzhiyun 			reg |= (1 << 8) | PIC_PCIE_LINK_LEGACY_IRQ(link);
318*4882a593Smuzhiyun 			nlm_write_pci_reg(pciebase, 0xf, reg);
319*4882a593Smuzhiyun 			pr_info("XLP PCIe: Link %d-%d initialized.\n", n, link);
320*4882a593Smuzhiyun 		}
321*4882a593Smuzhiyun 	}
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun 	set_io_port_base(CKSEG1);
324*4882a593Smuzhiyun 	nlm_pci_controller.io_map_base = CKSEG1;
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun 	register_pci_controller(&nlm_pci_controller);
327*4882a593Smuzhiyun 	pr_info("XLP PCIe Controller %pR%pR.\n", &nlm_pci_io_resource,
328*4882a593Smuzhiyun 		&nlm_pci_mem_resource);
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun 	return 0;
331*4882a593Smuzhiyun }
332*4882a593Smuzhiyun arch_initcall(pcibios_init);
333