xref: /OK3568_Linux_fs/kernel/arch/mips/pci/pci-vr41xx.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  *  pci-vr41xx.c, PCI Control Unit routines for the NEC VR4100 series.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  *  Copyright (C) 2001-2003 MontaVista Software Inc.
6*4882a593Smuzhiyun  *    Author: Yoichi Yuasa <source@mvista.com>
7*4882a593Smuzhiyun  *  Copyright (C) 2004-2008  Yoichi Yuasa <yuasa@linux-mips.org>
8*4882a593Smuzhiyun  *  Copyright (C) 2004 by Ralf Baechle (ralf@linux-mips.org)
9*4882a593Smuzhiyun  */
10*4882a593Smuzhiyun /*
11*4882a593Smuzhiyun  * Changes:
12*4882a593Smuzhiyun  *  MontaVista Software Inc. <source@mvista.com>
13*4882a593Smuzhiyun  *  - New creation, NEC VR4122 and VR4131 are supported.
14*4882a593Smuzhiyun  */
15*4882a593Smuzhiyun #include <linux/init.h>
16*4882a593Smuzhiyun #include <linux/pci.h>
17*4882a593Smuzhiyun #include <linux/types.h>
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun #include <asm/cpu.h>
20*4882a593Smuzhiyun #include <asm/io.h>
21*4882a593Smuzhiyun #include <asm/vr41xx/pci.h>
22*4882a593Smuzhiyun #include <asm/vr41xx/vr41xx.h>
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun #include "pci-vr41xx.h"
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun extern struct pci_ops vr41xx_pci_ops;
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun static void __iomem *pciu_base;
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun #define pciu_read(offset)		readl(pciu_base + (offset))
31*4882a593Smuzhiyun #define pciu_write(offset, value)	writel((value), pciu_base + (offset))
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun static struct pci_master_address_conversion pci_master_memory1 = {
34*4882a593Smuzhiyun 	.bus_base_address	= PCI_MASTER_MEM1_BUS_BASE_ADDRESS,
35*4882a593Smuzhiyun 	.address_mask		= PCI_MASTER_MEM1_ADDRESS_MASK,
36*4882a593Smuzhiyun 	.pci_base_address	= PCI_MASTER_MEM1_PCI_BASE_ADDRESS,
37*4882a593Smuzhiyun };
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun static struct pci_target_address_conversion pci_target_memory1 = {
40*4882a593Smuzhiyun 	.address_mask		= PCI_TARGET_MEM1_ADDRESS_MASK,
41*4882a593Smuzhiyun 	.bus_base_address	= PCI_TARGET_MEM1_BUS_BASE_ADDRESS,
42*4882a593Smuzhiyun };
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun static struct pci_master_address_conversion pci_master_io = {
45*4882a593Smuzhiyun 	.bus_base_address	= PCI_MASTER_IO_BUS_BASE_ADDRESS,
46*4882a593Smuzhiyun 	.address_mask		= PCI_MASTER_IO_ADDRESS_MASK,
47*4882a593Smuzhiyun 	.pci_base_address	= PCI_MASTER_IO_PCI_BASE_ADDRESS,
48*4882a593Smuzhiyun };
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun static struct pci_mailbox_address pci_mailbox = {
51*4882a593Smuzhiyun 	.base_address		= PCI_MAILBOX_BASE_ADDRESS,
52*4882a593Smuzhiyun };
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun static struct pci_target_address_window pci_target_window1 = {
55*4882a593Smuzhiyun 	.base_address		= PCI_TARGET_WINDOW1_BASE_ADDRESS,
56*4882a593Smuzhiyun };
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun static struct resource pci_mem_resource = {
59*4882a593Smuzhiyun 	.name	= "PCI Memory resources",
60*4882a593Smuzhiyun 	.start	= PCI_MEM_RESOURCE_START,
61*4882a593Smuzhiyun 	.end	= PCI_MEM_RESOURCE_END,
62*4882a593Smuzhiyun 	.flags	= IORESOURCE_MEM,
63*4882a593Smuzhiyun };
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun static struct resource pci_io_resource = {
66*4882a593Smuzhiyun 	.name	= "PCI I/O resources",
67*4882a593Smuzhiyun 	.start	= PCI_IO_RESOURCE_START,
68*4882a593Smuzhiyun 	.end	= PCI_IO_RESOURCE_END,
69*4882a593Smuzhiyun 	.flags	= IORESOURCE_IO,
70*4882a593Smuzhiyun };
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun static struct pci_controller_unit_setup vr41xx_pci_controller_unit_setup = {
73*4882a593Smuzhiyun 	.master_memory1				= &pci_master_memory1,
74*4882a593Smuzhiyun 	.target_memory1				= &pci_target_memory1,
75*4882a593Smuzhiyun 	.master_io				= &pci_master_io,
76*4882a593Smuzhiyun 	.exclusive_access			= CANNOT_LOCK_FROM_DEVICE,
77*4882a593Smuzhiyun 	.wait_time_limit_from_irdy_to_trdy	= 0,
78*4882a593Smuzhiyun 	.mailbox				= &pci_mailbox,
79*4882a593Smuzhiyun 	.target_window1				= &pci_target_window1,
80*4882a593Smuzhiyun 	.master_latency_timer			= 0x80,
81*4882a593Smuzhiyun 	.retry_limit				= 0,
82*4882a593Smuzhiyun 	.arbiter_priority_control		= PCI_ARBITRATION_MODE_FAIR,
83*4882a593Smuzhiyun 	.take_away_gnt_mode			= PCI_TAKE_AWAY_GNT_DISABLE,
84*4882a593Smuzhiyun };
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun static struct pci_controller vr41xx_pci_controller = {
87*4882a593Smuzhiyun 	.pci_ops	= &vr41xx_pci_ops,
88*4882a593Smuzhiyun 	.mem_resource	= &pci_mem_resource,
89*4882a593Smuzhiyun 	.io_resource	= &pci_io_resource,
90*4882a593Smuzhiyun };
91*4882a593Smuzhiyun 
vr41xx_pciu_setup(struct pci_controller_unit_setup * setup)92*4882a593Smuzhiyun void __init vr41xx_pciu_setup(struct pci_controller_unit_setup *setup)
93*4882a593Smuzhiyun {
94*4882a593Smuzhiyun 	vr41xx_pci_controller_unit_setup = *setup;
95*4882a593Smuzhiyun }
96*4882a593Smuzhiyun 
vr41xx_pciu_init(void)97*4882a593Smuzhiyun static int __init vr41xx_pciu_init(void)
98*4882a593Smuzhiyun {
99*4882a593Smuzhiyun 	struct pci_controller_unit_setup *setup;
100*4882a593Smuzhiyun 	struct pci_master_address_conversion *master;
101*4882a593Smuzhiyun 	struct pci_target_address_conversion *target;
102*4882a593Smuzhiyun 	struct pci_mailbox_address *mailbox;
103*4882a593Smuzhiyun 	struct pci_target_address_window *window;
104*4882a593Smuzhiyun 	unsigned long vtclock, pci_clock_max;
105*4882a593Smuzhiyun 	uint32_t val;
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun 	setup = &vr41xx_pci_controller_unit_setup;
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun 	if (request_mem_region(PCIU_BASE, PCIU_SIZE, "PCIU") == NULL)
110*4882a593Smuzhiyun 		return -EBUSY;
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun 	pciu_base = ioremap(PCIU_BASE, PCIU_SIZE);
113*4882a593Smuzhiyun 	if (pciu_base == NULL) {
114*4882a593Smuzhiyun 		release_mem_region(PCIU_BASE, PCIU_SIZE);
115*4882a593Smuzhiyun 		return -EBUSY;
116*4882a593Smuzhiyun 	}
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun 	/* Disable PCI interrupt */
119*4882a593Smuzhiyun 	vr41xx_disable_pciint();
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun 	/* Supply VTClock to PCIU */
122*4882a593Smuzhiyun 	vr41xx_supply_clock(PCIU_CLOCK);
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun 	/* Dummy write, waiting for supply of VTClock. */
125*4882a593Smuzhiyun 	vr41xx_disable_pciint();
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun 	/* Select PCI clock */
128*4882a593Smuzhiyun 	if (setup->pci_clock_max != 0)
129*4882a593Smuzhiyun 		pci_clock_max = setup->pci_clock_max;
130*4882a593Smuzhiyun 	else
131*4882a593Smuzhiyun 		pci_clock_max = PCI_CLOCK_MAX;
132*4882a593Smuzhiyun 	vtclock = vr41xx_get_vtclock_frequency();
133*4882a593Smuzhiyun 	if (vtclock < pci_clock_max)
134*4882a593Smuzhiyun 		pciu_write(PCICLKSELREG, EQUAL_VTCLOCK);
135*4882a593Smuzhiyun 	else if ((vtclock / 2) < pci_clock_max)
136*4882a593Smuzhiyun 		pciu_write(PCICLKSELREG, HALF_VTCLOCK);
137*4882a593Smuzhiyun 	else if (current_cpu_data.processor_id >= PRID_VR4131_REV2_1 &&
138*4882a593Smuzhiyun 		 (vtclock / 3) < pci_clock_max)
139*4882a593Smuzhiyun 		pciu_write(PCICLKSELREG, ONE_THIRD_VTCLOCK);
140*4882a593Smuzhiyun 	else if ((vtclock / 4) < pci_clock_max)
141*4882a593Smuzhiyun 		pciu_write(PCICLKSELREG, QUARTER_VTCLOCK);
142*4882a593Smuzhiyun 	else {
143*4882a593Smuzhiyun 		printk(KERN_ERR "PCI Clock is over 33MHz.\n");
144*4882a593Smuzhiyun 		iounmap(pciu_base);
145*4882a593Smuzhiyun 		return -EINVAL;
146*4882a593Smuzhiyun 	}
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun 	/* Supply PCI clock by PCI bus */
149*4882a593Smuzhiyun 	vr41xx_supply_clock(PCI_CLOCK);
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun 	if (setup->master_memory1 != NULL) {
152*4882a593Smuzhiyun 		master = setup->master_memory1;
153*4882a593Smuzhiyun 		val = IBA(master->bus_base_address) |
154*4882a593Smuzhiyun 		      MASTER_MSK(master->address_mask) |
155*4882a593Smuzhiyun 		      WINEN |
156*4882a593Smuzhiyun 		      PCIA(master->pci_base_address);
157*4882a593Smuzhiyun 		pciu_write(PCIMMAW1REG, val);
158*4882a593Smuzhiyun 	} else {
159*4882a593Smuzhiyun 		val = pciu_read(PCIMMAW1REG);
160*4882a593Smuzhiyun 		val &= ~WINEN;
161*4882a593Smuzhiyun 		pciu_write(PCIMMAW1REG, val);
162*4882a593Smuzhiyun 	}
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun 	if (setup->master_memory2 != NULL) {
165*4882a593Smuzhiyun 		master = setup->master_memory2;
166*4882a593Smuzhiyun 		val = IBA(master->bus_base_address) |
167*4882a593Smuzhiyun 		      MASTER_MSK(master->address_mask) |
168*4882a593Smuzhiyun 		      WINEN |
169*4882a593Smuzhiyun 		      PCIA(master->pci_base_address);
170*4882a593Smuzhiyun 		pciu_write(PCIMMAW2REG, val);
171*4882a593Smuzhiyun 	} else {
172*4882a593Smuzhiyun 		val = pciu_read(PCIMMAW2REG);
173*4882a593Smuzhiyun 		val &= ~WINEN;
174*4882a593Smuzhiyun 		pciu_write(PCIMMAW2REG, val);
175*4882a593Smuzhiyun 	}
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun 	if (setup->target_memory1 != NULL) {
178*4882a593Smuzhiyun 		target = setup->target_memory1;
179*4882a593Smuzhiyun 		val = TARGET_MSK(target->address_mask) |
180*4882a593Smuzhiyun 		      WINEN |
181*4882a593Smuzhiyun 		      ITA(target->bus_base_address);
182*4882a593Smuzhiyun 		pciu_write(PCITAW1REG, val);
183*4882a593Smuzhiyun 	} else {
184*4882a593Smuzhiyun 		val = pciu_read(PCITAW1REG);
185*4882a593Smuzhiyun 		val &= ~WINEN;
186*4882a593Smuzhiyun 		pciu_write(PCITAW1REG, val);
187*4882a593Smuzhiyun 	}
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun 	if (setup->target_memory2 != NULL) {
190*4882a593Smuzhiyun 		target = setup->target_memory2;
191*4882a593Smuzhiyun 		val = TARGET_MSK(target->address_mask) |
192*4882a593Smuzhiyun 		      WINEN |
193*4882a593Smuzhiyun 		      ITA(target->bus_base_address);
194*4882a593Smuzhiyun 		pciu_write(PCITAW2REG, val);
195*4882a593Smuzhiyun 	} else {
196*4882a593Smuzhiyun 		val = pciu_read(PCITAW2REG);
197*4882a593Smuzhiyun 		val &= ~WINEN;
198*4882a593Smuzhiyun 		pciu_write(PCITAW2REG, val);
199*4882a593Smuzhiyun 	}
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun 	if (setup->master_io != NULL) {
202*4882a593Smuzhiyun 		master = setup->master_io;
203*4882a593Smuzhiyun 		val = IBA(master->bus_base_address) |
204*4882a593Smuzhiyun 		      MASTER_MSK(master->address_mask) |
205*4882a593Smuzhiyun 		      WINEN |
206*4882a593Smuzhiyun 		      PCIIA(master->pci_base_address);
207*4882a593Smuzhiyun 		pciu_write(PCIMIOAWREG, val);
208*4882a593Smuzhiyun 	} else {
209*4882a593Smuzhiyun 		val = pciu_read(PCIMIOAWREG);
210*4882a593Smuzhiyun 		val &= ~WINEN;
211*4882a593Smuzhiyun 		pciu_write(PCIMIOAWREG, val);
212*4882a593Smuzhiyun 	}
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun 	if (setup->exclusive_access == CANNOT_LOCK_FROM_DEVICE)
215*4882a593Smuzhiyun 		pciu_write(PCIEXACCREG, UNLOCK);
216*4882a593Smuzhiyun 	else
217*4882a593Smuzhiyun 		pciu_write(PCIEXACCREG, 0);
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun 	if (current_cpu_type() == CPU_VR4122)
220*4882a593Smuzhiyun 		pciu_write(PCITRDYVREG, TRDYV(setup->wait_time_limit_from_irdy_to_trdy));
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun 	pciu_write(LATTIMEREG, MLTIM(setup->master_latency_timer));
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun 	if (setup->mailbox != NULL) {
225*4882a593Smuzhiyun 		mailbox = setup->mailbox;
226*4882a593Smuzhiyun 		val = MBADD(mailbox->base_address) | TYPE_32BITSPACE |
227*4882a593Smuzhiyun 		      MSI_MEMORY | PREF_APPROVAL;
228*4882a593Smuzhiyun 		pciu_write(MAILBAREG, val);
229*4882a593Smuzhiyun 	}
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun 	if (setup->target_window1) {
232*4882a593Smuzhiyun 		window = setup->target_window1;
233*4882a593Smuzhiyun 		val = PMBA(window->base_address) | TYPE_32BITSPACE |
234*4882a593Smuzhiyun 		      MSI_MEMORY | PREF_APPROVAL;
235*4882a593Smuzhiyun 		pciu_write(PCIMBA1REG, val);
236*4882a593Smuzhiyun 	}
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun 	if (setup->target_window2) {
239*4882a593Smuzhiyun 		window = setup->target_window2;
240*4882a593Smuzhiyun 		val = PMBA(window->base_address) | TYPE_32BITSPACE |
241*4882a593Smuzhiyun 		      MSI_MEMORY | PREF_APPROVAL;
242*4882a593Smuzhiyun 		pciu_write(PCIMBA2REG, val);
243*4882a593Smuzhiyun 	}
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun 	val = pciu_read(RETVALREG);
246*4882a593Smuzhiyun 	val &= ~RTYVAL_MASK;
247*4882a593Smuzhiyun 	val |= RTYVAL(setup->retry_limit);
248*4882a593Smuzhiyun 	pciu_write(RETVALREG, val);
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun 	val = pciu_read(PCIAPCNTREG);
251*4882a593Smuzhiyun 	val &= ~(TKYGNT | PAPC);
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun 	switch (setup->arbiter_priority_control) {
254*4882a593Smuzhiyun 	case PCI_ARBITRATION_MODE_ALTERNATE_0:
255*4882a593Smuzhiyun 		val |= PAPC_ALTERNATE_0;
256*4882a593Smuzhiyun 		break;
257*4882a593Smuzhiyun 	case PCI_ARBITRATION_MODE_ALTERNATE_B:
258*4882a593Smuzhiyun 		val |= PAPC_ALTERNATE_B;
259*4882a593Smuzhiyun 		break;
260*4882a593Smuzhiyun 	default:
261*4882a593Smuzhiyun 		val |= PAPC_FAIR;
262*4882a593Smuzhiyun 		break;
263*4882a593Smuzhiyun 	}
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun 	if (setup->take_away_gnt_mode == PCI_TAKE_AWAY_GNT_ENABLE)
266*4882a593Smuzhiyun 		val |= TKYGNT_ENABLE;
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun 	pciu_write(PCIAPCNTREG, val);
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun 	pciu_write(COMMANDREG, PCI_COMMAND_IO | PCI_COMMAND_MEMORY |
271*4882a593Smuzhiyun 			       PCI_COMMAND_MASTER | PCI_COMMAND_PARITY |
272*4882a593Smuzhiyun 			       PCI_COMMAND_SERR);
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun 	/* Clear bus error */
275*4882a593Smuzhiyun 	pciu_read(BUSERRADREG);
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun 	pciu_write(PCIENREG, PCIU_CONFIG_DONE);
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun 	if (setup->mem_resource != NULL)
280*4882a593Smuzhiyun 		vr41xx_pci_controller.mem_resource = setup->mem_resource;
281*4882a593Smuzhiyun 
282*4882a593Smuzhiyun 	if (setup->io_resource != NULL) {
283*4882a593Smuzhiyun 		vr41xx_pci_controller.io_resource = setup->io_resource;
284*4882a593Smuzhiyun 	} else {
285*4882a593Smuzhiyun 		set_io_port_base(IO_PORT_BASE);
286*4882a593Smuzhiyun 		ioport_resource.start = IO_PORT_RESOURCE_START;
287*4882a593Smuzhiyun 		ioport_resource.end = IO_PORT_RESOURCE_END;
288*4882a593Smuzhiyun 	}
289*4882a593Smuzhiyun 
290*4882a593Smuzhiyun 	if (setup->master_io) {
291*4882a593Smuzhiyun 		void __iomem *io_map_base;
292*4882a593Smuzhiyun 		struct resource *res = vr41xx_pci_controller.io_resource;
293*4882a593Smuzhiyun 		master = setup->master_io;
294*4882a593Smuzhiyun 		io_map_base = ioremap(master->bus_base_address,
295*4882a593Smuzhiyun 				      resource_size(res));
296*4882a593Smuzhiyun 		if (!io_map_base)
297*4882a593Smuzhiyun 			return -EBUSY;
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun 		vr41xx_pci_controller.io_map_base = (unsigned long)io_map_base;
300*4882a593Smuzhiyun 	}
301*4882a593Smuzhiyun 
302*4882a593Smuzhiyun 	register_pci_controller(&vr41xx_pci_controller);
303*4882a593Smuzhiyun 
304*4882a593Smuzhiyun 	return 0;
305*4882a593Smuzhiyun }
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun arch_initcall(vr41xx_pciu_init);
308