xref: /OK3568_Linux_fs/kernel/arch/mips/pci/pci-sb1250.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (C) 2001,2002,2003 Broadcom Corporation
4*4882a593Smuzhiyun  * Copyright (C) 2004 by Ralf Baechle (ralf@linux-mips.org)
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun /*
8*4882a593Smuzhiyun  * BCM1250-specific PCI support
9*4882a593Smuzhiyun  *
10*4882a593Smuzhiyun  * This module provides the glue between Linux's PCI subsystem
11*4882a593Smuzhiyun  * and the hardware.  We basically provide glue for accessing
12*4882a593Smuzhiyun  * configuration space, and set up the translation for I/O
13*4882a593Smuzhiyun  * space accesses.
14*4882a593Smuzhiyun  *
15*4882a593Smuzhiyun  * To access configuration space, we use ioremap.  In the 32-bit
16*4882a593Smuzhiyun  * kernel, this consumes either 4 or 8 page table pages, and 16MB of
17*4882a593Smuzhiyun  * kernel mapped memory.  Hopefully neither of these should be a huge
18*4882a593Smuzhiyun  * problem.
19*4882a593Smuzhiyun  */
20*4882a593Smuzhiyun #include <linux/types.h>
21*4882a593Smuzhiyun #include <linux/pci.h>
22*4882a593Smuzhiyun #include <linux/kernel.h>
23*4882a593Smuzhiyun #include <linux/init.h>
24*4882a593Smuzhiyun #include <linux/mm.h>
25*4882a593Smuzhiyun #include <linux/console.h>
26*4882a593Smuzhiyun #include <linux/tty.h>
27*4882a593Smuzhiyun #include <linux/vt.h>
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun #include <asm/io.h>
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun #include <asm/sibyte/sb1250_defs.h>
32*4882a593Smuzhiyun #include <asm/sibyte/sb1250_regs.h>
33*4882a593Smuzhiyun #include <asm/sibyte/sb1250_scd.h>
34*4882a593Smuzhiyun #include <asm/sibyte/board.h>
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun /*
37*4882a593Smuzhiyun  * Macros for calculating offsets into config space given a device
38*4882a593Smuzhiyun  * structure or dev/fun/reg
39*4882a593Smuzhiyun  */
40*4882a593Smuzhiyun #define CFGOFFSET(bus, devfn, where) (((bus)<<16) + ((devfn)<<8) + (where))
41*4882a593Smuzhiyun #define CFGADDR(bus, devfn, where)   CFGOFFSET((bus)->number, (devfn), where)
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun static void *cfg_space;
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun #define PCI_BUS_ENABLED 1
46*4882a593Smuzhiyun #define LDT_BUS_ENABLED 2
47*4882a593Smuzhiyun #define PCI_DEVICE_MODE 4
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun static int sb1250_bus_status;
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun #define PCI_BRIDGE_DEVICE  0
52*4882a593Smuzhiyun #define LDT_BRIDGE_DEVICE  1
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun #ifdef CONFIG_SIBYTE_HAS_LDT
55*4882a593Smuzhiyun /*
56*4882a593Smuzhiyun  * HT's level-sensitive interrupts require EOI, which is generated
57*4882a593Smuzhiyun  * through a 4MB memory-mapped region
58*4882a593Smuzhiyun  */
59*4882a593Smuzhiyun unsigned long ldt_eoi_space;
60*4882a593Smuzhiyun #endif
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun /*
63*4882a593Smuzhiyun  * Read/write 32-bit values in config space.
64*4882a593Smuzhiyun  */
READCFG32(u32 addr)65*4882a593Smuzhiyun static inline u32 READCFG32(u32 addr)
66*4882a593Smuzhiyun {
67*4882a593Smuzhiyun 	return *(u32 *) (cfg_space + (addr & ~3));
68*4882a593Smuzhiyun }
69*4882a593Smuzhiyun 
WRITECFG32(u32 addr,u32 data)70*4882a593Smuzhiyun static inline void WRITECFG32(u32 addr, u32 data)
71*4882a593Smuzhiyun {
72*4882a593Smuzhiyun 	*(u32 *) (cfg_space + (addr & ~3)) = data;
73*4882a593Smuzhiyun }
74*4882a593Smuzhiyun 
pcibios_map_irq(const struct pci_dev * dev,u8 slot,u8 pin)75*4882a593Smuzhiyun int pcibios_map_irq(const struct pci_dev *dev, u8 slot, u8 pin)
76*4882a593Smuzhiyun {
77*4882a593Smuzhiyun 	return dev->irq;
78*4882a593Smuzhiyun }
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun /* Do platform specific device initialization at pci_enable_device() time */
pcibios_plat_dev_init(struct pci_dev * dev)81*4882a593Smuzhiyun int pcibios_plat_dev_init(struct pci_dev *dev)
82*4882a593Smuzhiyun {
83*4882a593Smuzhiyun 	return 0;
84*4882a593Smuzhiyun }
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun /*
87*4882a593Smuzhiyun  * Some checks before doing config cycles:
88*4882a593Smuzhiyun  * In PCI Device Mode, hide everything on bus 0 except the LDT host
89*4882a593Smuzhiyun  * bridge.  Otherwise, access is controlled by bridge MasterEn bits.
90*4882a593Smuzhiyun  */
sb1250_pci_can_access(struct pci_bus * bus,int devfn)91*4882a593Smuzhiyun static int sb1250_pci_can_access(struct pci_bus *bus, int devfn)
92*4882a593Smuzhiyun {
93*4882a593Smuzhiyun 	u32 devno;
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun 	if (!(sb1250_bus_status & (PCI_BUS_ENABLED | PCI_DEVICE_MODE)))
96*4882a593Smuzhiyun 		return 0;
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun 	if (bus->number == 0) {
99*4882a593Smuzhiyun 		devno = PCI_SLOT(devfn);
100*4882a593Smuzhiyun 		if (devno == LDT_BRIDGE_DEVICE)
101*4882a593Smuzhiyun 			return (sb1250_bus_status & LDT_BUS_ENABLED) != 0;
102*4882a593Smuzhiyun 		else if (sb1250_bus_status & PCI_DEVICE_MODE)
103*4882a593Smuzhiyun 			return 0;
104*4882a593Smuzhiyun 		else
105*4882a593Smuzhiyun 			return 1;
106*4882a593Smuzhiyun 	} else
107*4882a593Smuzhiyun 		return 1;
108*4882a593Smuzhiyun }
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun /*
111*4882a593Smuzhiyun  * Read/write access functions for various sizes of values
112*4882a593Smuzhiyun  * in config space.  Return all 1's for disallowed accesses
113*4882a593Smuzhiyun  * for a kludgy but adequate simulation of master aborts.
114*4882a593Smuzhiyun  */
115*4882a593Smuzhiyun 
sb1250_pcibios_read(struct pci_bus * bus,unsigned int devfn,int where,int size,u32 * val)116*4882a593Smuzhiyun static int sb1250_pcibios_read(struct pci_bus *bus, unsigned int devfn,
117*4882a593Smuzhiyun 			       int where, int size, u32 * val)
118*4882a593Smuzhiyun {
119*4882a593Smuzhiyun 	u32 data = 0;
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun 	if ((size == 2) && (where & 1))
122*4882a593Smuzhiyun 		return PCIBIOS_BAD_REGISTER_NUMBER;
123*4882a593Smuzhiyun 	else if ((size == 4) && (where & 3))
124*4882a593Smuzhiyun 		return PCIBIOS_BAD_REGISTER_NUMBER;
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun 	if (sb1250_pci_can_access(bus, devfn))
127*4882a593Smuzhiyun 		data = READCFG32(CFGADDR(bus, devfn, where));
128*4882a593Smuzhiyun 	else
129*4882a593Smuzhiyun 		data = 0xFFFFFFFF;
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun 	if (size == 1)
132*4882a593Smuzhiyun 		*val = (data >> ((where & 3) << 3)) & 0xff;
133*4882a593Smuzhiyun 	else if (size == 2)
134*4882a593Smuzhiyun 		*val = (data >> ((where & 3) << 3)) & 0xffff;
135*4882a593Smuzhiyun 	else
136*4882a593Smuzhiyun 		*val = data;
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun 	return PCIBIOS_SUCCESSFUL;
139*4882a593Smuzhiyun }
140*4882a593Smuzhiyun 
sb1250_pcibios_write(struct pci_bus * bus,unsigned int devfn,int where,int size,u32 val)141*4882a593Smuzhiyun static int sb1250_pcibios_write(struct pci_bus *bus, unsigned int devfn,
142*4882a593Smuzhiyun 				int where, int size, u32 val)
143*4882a593Smuzhiyun {
144*4882a593Smuzhiyun 	u32 cfgaddr = CFGADDR(bus, devfn, where);
145*4882a593Smuzhiyun 	u32 data = 0;
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun 	if ((size == 2) && (where & 1))
148*4882a593Smuzhiyun 		return PCIBIOS_BAD_REGISTER_NUMBER;
149*4882a593Smuzhiyun 	else if ((size == 4) && (where & 3))
150*4882a593Smuzhiyun 		return PCIBIOS_BAD_REGISTER_NUMBER;
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun 	if (!sb1250_pci_can_access(bus, devfn))
153*4882a593Smuzhiyun 		return PCIBIOS_BAD_REGISTER_NUMBER;
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun 	data = READCFG32(cfgaddr);
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun 	if (size == 1)
158*4882a593Smuzhiyun 		data = (data & ~(0xff << ((where & 3) << 3))) |
159*4882a593Smuzhiyun 		    (val << ((where & 3) << 3));
160*4882a593Smuzhiyun 	else if (size == 2)
161*4882a593Smuzhiyun 		data = (data & ~(0xffff << ((where & 3) << 3))) |
162*4882a593Smuzhiyun 		    (val << ((where & 3) << 3));
163*4882a593Smuzhiyun 	else
164*4882a593Smuzhiyun 		data = val;
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun 	WRITECFG32(cfgaddr, data);
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun 	return PCIBIOS_SUCCESSFUL;
169*4882a593Smuzhiyun }
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun struct pci_ops sb1250_pci_ops = {
172*4882a593Smuzhiyun 	.read	= sb1250_pcibios_read,
173*4882a593Smuzhiyun 	.write	= sb1250_pcibios_write,
174*4882a593Smuzhiyun };
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun static struct resource sb1250_mem_resource = {
177*4882a593Smuzhiyun 	.name	= "SB1250 PCI MEM",
178*4882a593Smuzhiyun 	.start	= 0x40000000UL,
179*4882a593Smuzhiyun 	.end	= 0x5fffffffUL,
180*4882a593Smuzhiyun 	.flags	= IORESOURCE_MEM,
181*4882a593Smuzhiyun };
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun static struct resource sb1250_io_resource = {
184*4882a593Smuzhiyun 	.name	= "SB1250 PCI I/O",
185*4882a593Smuzhiyun 	.start	= 0x00000000UL,
186*4882a593Smuzhiyun 	.end	= 0x01ffffffUL,
187*4882a593Smuzhiyun 	.flags	= IORESOURCE_IO,
188*4882a593Smuzhiyun };
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun struct pci_controller sb1250_controller = {
191*4882a593Smuzhiyun 	.pci_ops	= &sb1250_pci_ops,
192*4882a593Smuzhiyun 	.mem_resource	= &sb1250_mem_resource,
193*4882a593Smuzhiyun 	.io_resource	= &sb1250_io_resource,
194*4882a593Smuzhiyun };
195*4882a593Smuzhiyun 
sb1250_pcibios_init(void)196*4882a593Smuzhiyun static int __init sb1250_pcibios_init(void)
197*4882a593Smuzhiyun {
198*4882a593Smuzhiyun 	void __iomem *io_map_base;
199*4882a593Smuzhiyun 	uint32_t cmdreg;
200*4882a593Smuzhiyun 	uint64_t reg;
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun 	/* CFE will assign PCI resources */
203*4882a593Smuzhiyun 	pci_set_flags(PCI_PROBE_ONLY);
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun 	/* Avoid ISA compat ranges.  */
206*4882a593Smuzhiyun 	PCIBIOS_MIN_IO = 0x00008000UL;
207*4882a593Smuzhiyun 	PCIBIOS_MIN_MEM = 0x01000000UL;
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun 	/* Set I/O resource limits.  */
210*4882a593Smuzhiyun 	ioport_resource.end = 0x01ffffffUL;	/* 32MB accessible by sb1250 */
211*4882a593Smuzhiyun 	iomem_resource.end = 0xffffffffUL;	/* no HT support yet */
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun 	cfg_space =
214*4882a593Smuzhiyun 	    ioremap(A_PHYS_LDTPCI_CFG_MATCH_BITS, 16 * 1024 * 1024);
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun 	/*
217*4882a593Smuzhiyun 	 * See if the PCI bus has been configured by the firmware.
218*4882a593Smuzhiyun 	 */
219*4882a593Smuzhiyun 	reg = __raw_readq(IOADDR(A_SCD_SYSTEM_CFG));
220*4882a593Smuzhiyun 	if (!(reg & M_SYS_PCI_HOST)) {
221*4882a593Smuzhiyun 		sb1250_bus_status |= PCI_DEVICE_MODE;
222*4882a593Smuzhiyun 	} else {
223*4882a593Smuzhiyun 		cmdreg =
224*4882a593Smuzhiyun 		    READCFG32(CFGOFFSET
225*4882a593Smuzhiyun 			      (0, PCI_DEVFN(PCI_BRIDGE_DEVICE, 0),
226*4882a593Smuzhiyun 			       PCI_COMMAND));
227*4882a593Smuzhiyun 		if (!(cmdreg & PCI_COMMAND_MASTER)) {
228*4882a593Smuzhiyun 			printk
229*4882a593Smuzhiyun 			    ("PCI: Skipping PCI probe.	Bus is not initialized.\n");
230*4882a593Smuzhiyun 			iounmap(cfg_space);
231*4882a593Smuzhiyun 			return 0;
232*4882a593Smuzhiyun 		}
233*4882a593Smuzhiyun 		sb1250_bus_status |= PCI_BUS_ENABLED;
234*4882a593Smuzhiyun 	}
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun 	/*
237*4882a593Smuzhiyun 	 * Establish mappings in KSEG2 (kernel virtual) to PCI I/O
238*4882a593Smuzhiyun 	 * space.  Use "match bytes" policy to make everything look
239*4882a593Smuzhiyun 	 * little-endian.  So, you need to also set
240*4882a593Smuzhiyun 	 * CONFIG_SWAP_IO_SPACE, but this is the combination that
241*4882a593Smuzhiyun 	 * works correctly with most of Linux's drivers.
242*4882a593Smuzhiyun 	 * XXX ehs: Should this happen in PCI Device mode?
243*4882a593Smuzhiyun 	 */
244*4882a593Smuzhiyun 	io_map_base = ioremap(A_PHYS_LDTPCI_IO_MATCH_BYTES, 1024 * 1024);
245*4882a593Smuzhiyun 	sb1250_controller.io_map_base = (unsigned long)io_map_base;
246*4882a593Smuzhiyun 	set_io_port_base((unsigned long)io_map_base);
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun #ifdef CONFIG_SIBYTE_HAS_LDT
249*4882a593Smuzhiyun 	/*
250*4882a593Smuzhiyun 	 * Also check the LDT bridge's enable, just in case we didn't
251*4882a593Smuzhiyun 	 * initialize that one.
252*4882a593Smuzhiyun 	 */
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun 	cmdreg = READCFG32(CFGOFFSET(0, PCI_DEVFN(LDT_BRIDGE_DEVICE, 0),
255*4882a593Smuzhiyun 				     PCI_COMMAND));
256*4882a593Smuzhiyun 	if (cmdreg & PCI_COMMAND_MASTER) {
257*4882a593Smuzhiyun 		sb1250_bus_status |= LDT_BUS_ENABLED;
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun 		/*
260*4882a593Smuzhiyun 		 * Need bits 23:16 to convey vector number.  Note that
261*4882a593Smuzhiyun 		 * this consumes 4MB of kernel-mapped memory
262*4882a593Smuzhiyun 		 * (Kseg2/Kseg3) for 32-bit kernel.
263*4882a593Smuzhiyun 		 */
264*4882a593Smuzhiyun 		ldt_eoi_space = (unsigned long)
265*4882a593Smuzhiyun 		    ioremap(A_PHYS_LDT_SPECIAL_MATCH_BYTES,
266*4882a593Smuzhiyun 			    4 * 1024 * 1024);
267*4882a593Smuzhiyun 	}
268*4882a593Smuzhiyun #endif
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun 	register_pci_controller(&sb1250_controller);
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun #ifdef CONFIG_VGA_CONSOLE
273*4882a593Smuzhiyun 	console_lock();
274*4882a593Smuzhiyun 	do_take_over_console(&vga_con, 0, MAX_NR_CONSOLES - 1, 1);
275*4882a593Smuzhiyun 	console_unlock();
276*4882a593Smuzhiyun #endif
277*4882a593Smuzhiyun 	return 0;
278*4882a593Smuzhiyun }
279*4882a593Smuzhiyun arch_initcall(sb1250_pcibios_init);
280