1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Ralink RT3662/RT3883 SoC PCI support
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2011-2013 Gabor Juhos <juhosg@openwrt.org>
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Parts of this file are based on Ralink's 2.6.21 BSP
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #include <linux/types.h>
11*4882a593Smuzhiyun #include <linux/pci.h>
12*4882a593Smuzhiyun #include <linux/io.h>
13*4882a593Smuzhiyun #include <linux/init.h>
14*4882a593Smuzhiyun #include <linux/delay.h>
15*4882a593Smuzhiyun #include <linux/interrupt.h>
16*4882a593Smuzhiyun #include <linux/of.h>
17*4882a593Smuzhiyun #include <linux/of_irq.h>
18*4882a593Smuzhiyun #include <linux/of_pci.h>
19*4882a593Smuzhiyun #include <linux/platform_device.h>
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun #include <asm/mach-ralink/rt3883.h>
22*4882a593Smuzhiyun #include <asm/mach-ralink/ralink_regs.h>
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun #define RT3883_MEMORY_BASE 0x00000000
25*4882a593Smuzhiyun #define RT3883_MEMORY_SIZE 0x02000000
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun #define RT3883_PCI_REG_PCICFG 0x00
28*4882a593Smuzhiyun #define RT3883_PCICFG_P2P_BR_DEVNUM_M 0xf
29*4882a593Smuzhiyun #define RT3883_PCICFG_P2P_BR_DEVNUM_S 16
30*4882a593Smuzhiyun #define RT3883_PCICFG_PCIRST BIT(1)
31*4882a593Smuzhiyun #define RT3883_PCI_REG_PCIRAW 0x04
32*4882a593Smuzhiyun #define RT3883_PCI_REG_PCIINT 0x08
33*4882a593Smuzhiyun #define RT3883_PCI_REG_PCIENA 0x0c
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun #define RT3883_PCI_REG_CFGADDR 0x20
36*4882a593Smuzhiyun #define RT3883_PCI_REG_CFGDATA 0x24
37*4882a593Smuzhiyun #define RT3883_PCI_REG_MEMBASE 0x28
38*4882a593Smuzhiyun #define RT3883_PCI_REG_IOBASE 0x2c
39*4882a593Smuzhiyun #define RT3883_PCI_REG_ARBCTL 0x80
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun #define RT3883_PCI_REG_BASE(_x) (0x1000 + (_x) * 0x1000)
42*4882a593Smuzhiyun #define RT3883_PCI_REG_BAR0SETUP(_x) (RT3883_PCI_REG_BASE((_x)) + 0x10)
43*4882a593Smuzhiyun #define RT3883_PCI_REG_IMBASEBAR0(_x) (RT3883_PCI_REG_BASE((_x)) + 0x18)
44*4882a593Smuzhiyun #define RT3883_PCI_REG_ID(_x) (RT3883_PCI_REG_BASE((_x)) + 0x30)
45*4882a593Smuzhiyun #define RT3883_PCI_REG_CLASS(_x) (RT3883_PCI_REG_BASE((_x)) + 0x34)
46*4882a593Smuzhiyun #define RT3883_PCI_REG_SUBID(_x) (RT3883_PCI_REG_BASE((_x)) + 0x38)
47*4882a593Smuzhiyun #define RT3883_PCI_REG_STATUS(_x) (RT3883_PCI_REG_BASE((_x)) + 0x50)
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun #define RT3883_PCI_MODE_NONE 0
50*4882a593Smuzhiyun #define RT3883_PCI_MODE_PCI BIT(0)
51*4882a593Smuzhiyun #define RT3883_PCI_MODE_PCIE BIT(1)
52*4882a593Smuzhiyun #define RT3883_PCI_MODE_BOTH (RT3883_PCI_MODE_PCI | RT3883_PCI_MODE_PCIE)
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun #define RT3883_PCI_IRQ_COUNT 32
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun #define RT3883_P2P_BR_DEVNUM 1
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun struct rt3883_pci_controller {
59*4882a593Smuzhiyun void __iomem *base;
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun struct device_node *intc_of_node;
62*4882a593Smuzhiyun struct irq_domain *irq_domain;
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun struct pci_controller pci_controller;
65*4882a593Smuzhiyun struct resource io_res;
66*4882a593Smuzhiyun struct resource mem_res;
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun bool pcie_ready;
69*4882a593Smuzhiyun };
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun static inline struct rt3883_pci_controller *
pci_bus_to_rt3883_controller(struct pci_bus * bus)72*4882a593Smuzhiyun pci_bus_to_rt3883_controller(struct pci_bus *bus)
73*4882a593Smuzhiyun {
74*4882a593Smuzhiyun struct pci_controller *hose;
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun hose = (struct pci_controller *) bus->sysdata;
77*4882a593Smuzhiyun return container_of(hose, struct rt3883_pci_controller, pci_controller);
78*4882a593Smuzhiyun }
79*4882a593Smuzhiyun
rt3883_pci_r32(struct rt3883_pci_controller * rpc,unsigned reg)80*4882a593Smuzhiyun static inline u32 rt3883_pci_r32(struct rt3883_pci_controller *rpc,
81*4882a593Smuzhiyun unsigned reg)
82*4882a593Smuzhiyun {
83*4882a593Smuzhiyun return ioread32(rpc->base + reg);
84*4882a593Smuzhiyun }
85*4882a593Smuzhiyun
rt3883_pci_w32(struct rt3883_pci_controller * rpc,u32 val,unsigned reg)86*4882a593Smuzhiyun static inline void rt3883_pci_w32(struct rt3883_pci_controller *rpc,
87*4882a593Smuzhiyun u32 val, unsigned reg)
88*4882a593Smuzhiyun {
89*4882a593Smuzhiyun iowrite32(val, rpc->base + reg);
90*4882a593Smuzhiyun }
91*4882a593Smuzhiyun
rt3883_pci_get_cfgaddr(unsigned int bus,unsigned int slot,unsigned int func,unsigned int where)92*4882a593Smuzhiyun static inline u32 rt3883_pci_get_cfgaddr(unsigned int bus, unsigned int slot,
93*4882a593Smuzhiyun unsigned int func, unsigned int where)
94*4882a593Smuzhiyun {
95*4882a593Smuzhiyun return (bus << 16) | (slot << 11) | (func << 8) | (where & 0xfc) |
96*4882a593Smuzhiyun 0x80000000;
97*4882a593Smuzhiyun }
98*4882a593Smuzhiyun
rt3883_pci_read_cfg32(struct rt3883_pci_controller * rpc,unsigned bus,unsigned slot,unsigned func,unsigned reg)99*4882a593Smuzhiyun static u32 rt3883_pci_read_cfg32(struct rt3883_pci_controller *rpc,
100*4882a593Smuzhiyun unsigned bus, unsigned slot,
101*4882a593Smuzhiyun unsigned func, unsigned reg)
102*4882a593Smuzhiyun {
103*4882a593Smuzhiyun unsigned long flags;
104*4882a593Smuzhiyun u32 address;
105*4882a593Smuzhiyun u32 ret;
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun address = rt3883_pci_get_cfgaddr(bus, slot, func, reg);
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun rt3883_pci_w32(rpc, address, RT3883_PCI_REG_CFGADDR);
110*4882a593Smuzhiyun ret = rt3883_pci_r32(rpc, RT3883_PCI_REG_CFGDATA);
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun return ret;
113*4882a593Smuzhiyun }
114*4882a593Smuzhiyun
rt3883_pci_write_cfg32(struct rt3883_pci_controller * rpc,unsigned bus,unsigned slot,unsigned func,unsigned reg,u32 val)115*4882a593Smuzhiyun static void rt3883_pci_write_cfg32(struct rt3883_pci_controller *rpc,
116*4882a593Smuzhiyun unsigned bus, unsigned slot,
117*4882a593Smuzhiyun unsigned func, unsigned reg, u32 val)
118*4882a593Smuzhiyun {
119*4882a593Smuzhiyun unsigned long flags;
120*4882a593Smuzhiyun u32 address;
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun address = rt3883_pci_get_cfgaddr(bus, slot, func, reg);
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun rt3883_pci_w32(rpc, address, RT3883_PCI_REG_CFGADDR);
125*4882a593Smuzhiyun rt3883_pci_w32(rpc, val, RT3883_PCI_REG_CFGDATA);
126*4882a593Smuzhiyun }
127*4882a593Smuzhiyun
rt3883_pci_irq_handler(struct irq_desc * desc)128*4882a593Smuzhiyun static void rt3883_pci_irq_handler(struct irq_desc *desc)
129*4882a593Smuzhiyun {
130*4882a593Smuzhiyun struct rt3883_pci_controller *rpc;
131*4882a593Smuzhiyun u32 pending;
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun rpc = irq_desc_get_handler_data(desc);
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun pending = rt3883_pci_r32(rpc, RT3883_PCI_REG_PCIINT) &
136*4882a593Smuzhiyun rt3883_pci_r32(rpc, RT3883_PCI_REG_PCIENA);
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun if (!pending) {
139*4882a593Smuzhiyun spurious_interrupt();
140*4882a593Smuzhiyun return;
141*4882a593Smuzhiyun }
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun while (pending) {
144*4882a593Smuzhiyun unsigned irq, bit = __ffs(pending);
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun irq = irq_find_mapping(rpc->irq_domain, bit);
147*4882a593Smuzhiyun generic_handle_irq(irq);
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun pending &= ~BIT(bit);
150*4882a593Smuzhiyun }
151*4882a593Smuzhiyun }
152*4882a593Smuzhiyun
rt3883_pci_irq_unmask(struct irq_data * d)153*4882a593Smuzhiyun static void rt3883_pci_irq_unmask(struct irq_data *d)
154*4882a593Smuzhiyun {
155*4882a593Smuzhiyun struct rt3883_pci_controller *rpc;
156*4882a593Smuzhiyun u32 t;
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun rpc = irq_data_get_irq_chip_data(d);
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun t = rt3883_pci_r32(rpc, RT3883_PCI_REG_PCIENA);
161*4882a593Smuzhiyun rt3883_pci_w32(rpc, t | BIT(d->hwirq), RT3883_PCI_REG_PCIENA);
162*4882a593Smuzhiyun /* flush write */
163*4882a593Smuzhiyun rt3883_pci_r32(rpc, RT3883_PCI_REG_PCIENA);
164*4882a593Smuzhiyun }
165*4882a593Smuzhiyun
rt3883_pci_irq_mask(struct irq_data * d)166*4882a593Smuzhiyun static void rt3883_pci_irq_mask(struct irq_data *d)
167*4882a593Smuzhiyun {
168*4882a593Smuzhiyun struct rt3883_pci_controller *rpc;
169*4882a593Smuzhiyun u32 t;
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun rpc = irq_data_get_irq_chip_data(d);
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun t = rt3883_pci_r32(rpc, RT3883_PCI_REG_PCIENA);
174*4882a593Smuzhiyun rt3883_pci_w32(rpc, t & ~BIT(d->hwirq), RT3883_PCI_REG_PCIENA);
175*4882a593Smuzhiyun /* flush write */
176*4882a593Smuzhiyun rt3883_pci_r32(rpc, RT3883_PCI_REG_PCIENA);
177*4882a593Smuzhiyun }
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun static struct irq_chip rt3883_pci_irq_chip = {
180*4882a593Smuzhiyun .name = "RT3883 PCI",
181*4882a593Smuzhiyun .irq_mask = rt3883_pci_irq_mask,
182*4882a593Smuzhiyun .irq_unmask = rt3883_pci_irq_unmask,
183*4882a593Smuzhiyun .irq_mask_ack = rt3883_pci_irq_mask,
184*4882a593Smuzhiyun };
185*4882a593Smuzhiyun
rt3883_pci_irq_map(struct irq_domain * d,unsigned int irq,irq_hw_number_t hw)186*4882a593Smuzhiyun static int rt3883_pci_irq_map(struct irq_domain *d, unsigned int irq,
187*4882a593Smuzhiyun irq_hw_number_t hw)
188*4882a593Smuzhiyun {
189*4882a593Smuzhiyun irq_set_chip_and_handler(irq, &rt3883_pci_irq_chip, handle_level_irq);
190*4882a593Smuzhiyun irq_set_chip_data(irq, d->host_data);
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun return 0;
193*4882a593Smuzhiyun }
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun static const struct irq_domain_ops rt3883_pci_irq_domain_ops = {
196*4882a593Smuzhiyun .map = rt3883_pci_irq_map,
197*4882a593Smuzhiyun .xlate = irq_domain_xlate_onecell,
198*4882a593Smuzhiyun };
199*4882a593Smuzhiyun
rt3883_pci_irq_init(struct device * dev,struct rt3883_pci_controller * rpc)200*4882a593Smuzhiyun static int rt3883_pci_irq_init(struct device *dev,
201*4882a593Smuzhiyun struct rt3883_pci_controller *rpc)
202*4882a593Smuzhiyun {
203*4882a593Smuzhiyun int irq;
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun irq = irq_of_parse_and_map(rpc->intc_of_node, 0);
206*4882a593Smuzhiyun if (irq == 0) {
207*4882a593Smuzhiyun dev_err(dev, "%pOF has no IRQ", rpc->intc_of_node);
208*4882a593Smuzhiyun return -EINVAL;
209*4882a593Smuzhiyun }
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun /* disable all interrupts */
212*4882a593Smuzhiyun rt3883_pci_w32(rpc, 0, RT3883_PCI_REG_PCIENA);
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun rpc->irq_domain =
215*4882a593Smuzhiyun irq_domain_add_linear(rpc->intc_of_node, RT3883_PCI_IRQ_COUNT,
216*4882a593Smuzhiyun &rt3883_pci_irq_domain_ops,
217*4882a593Smuzhiyun rpc);
218*4882a593Smuzhiyun if (!rpc->irq_domain) {
219*4882a593Smuzhiyun dev_err(dev, "unable to add IRQ domain\n");
220*4882a593Smuzhiyun return -ENODEV;
221*4882a593Smuzhiyun }
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun irq_set_chained_handler_and_data(irq, rt3883_pci_irq_handler, rpc);
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun return 0;
226*4882a593Smuzhiyun }
227*4882a593Smuzhiyun
rt3883_pci_config_read(struct pci_bus * bus,unsigned int devfn,int where,int size,u32 * val)228*4882a593Smuzhiyun static int rt3883_pci_config_read(struct pci_bus *bus, unsigned int devfn,
229*4882a593Smuzhiyun int where, int size, u32 *val)
230*4882a593Smuzhiyun {
231*4882a593Smuzhiyun struct rt3883_pci_controller *rpc;
232*4882a593Smuzhiyun unsigned long flags;
233*4882a593Smuzhiyun u32 address;
234*4882a593Smuzhiyun u32 data;
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun rpc = pci_bus_to_rt3883_controller(bus);
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun if (!rpc->pcie_ready && bus->number == 1)
239*4882a593Smuzhiyun return PCIBIOS_DEVICE_NOT_FOUND;
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun address = rt3883_pci_get_cfgaddr(bus->number, PCI_SLOT(devfn),
242*4882a593Smuzhiyun PCI_FUNC(devfn), where);
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun rt3883_pci_w32(rpc, address, RT3883_PCI_REG_CFGADDR);
245*4882a593Smuzhiyun data = rt3883_pci_r32(rpc, RT3883_PCI_REG_CFGDATA);
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun switch (size) {
248*4882a593Smuzhiyun case 1:
249*4882a593Smuzhiyun *val = (data >> ((where & 3) << 3)) & 0xff;
250*4882a593Smuzhiyun break;
251*4882a593Smuzhiyun case 2:
252*4882a593Smuzhiyun *val = (data >> ((where & 3) << 3)) & 0xffff;
253*4882a593Smuzhiyun break;
254*4882a593Smuzhiyun case 4:
255*4882a593Smuzhiyun *val = data;
256*4882a593Smuzhiyun break;
257*4882a593Smuzhiyun }
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun return PCIBIOS_SUCCESSFUL;
260*4882a593Smuzhiyun }
261*4882a593Smuzhiyun
rt3883_pci_config_write(struct pci_bus * bus,unsigned int devfn,int where,int size,u32 val)262*4882a593Smuzhiyun static int rt3883_pci_config_write(struct pci_bus *bus, unsigned int devfn,
263*4882a593Smuzhiyun int where, int size, u32 val)
264*4882a593Smuzhiyun {
265*4882a593Smuzhiyun struct rt3883_pci_controller *rpc;
266*4882a593Smuzhiyun unsigned long flags;
267*4882a593Smuzhiyun u32 address;
268*4882a593Smuzhiyun u32 data;
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun rpc = pci_bus_to_rt3883_controller(bus);
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun if (!rpc->pcie_ready && bus->number == 1)
273*4882a593Smuzhiyun return PCIBIOS_DEVICE_NOT_FOUND;
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun address = rt3883_pci_get_cfgaddr(bus->number, PCI_SLOT(devfn),
276*4882a593Smuzhiyun PCI_FUNC(devfn), where);
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun rt3883_pci_w32(rpc, address, RT3883_PCI_REG_CFGADDR);
279*4882a593Smuzhiyun data = rt3883_pci_r32(rpc, RT3883_PCI_REG_CFGDATA);
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun switch (size) {
282*4882a593Smuzhiyun case 1:
283*4882a593Smuzhiyun data = (data & ~(0xff << ((where & 3) << 3))) |
284*4882a593Smuzhiyun (val << ((where & 3) << 3));
285*4882a593Smuzhiyun break;
286*4882a593Smuzhiyun case 2:
287*4882a593Smuzhiyun data = (data & ~(0xffff << ((where & 3) << 3))) |
288*4882a593Smuzhiyun (val << ((where & 3) << 3));
289*4882a593Smuzhiyun break;
290*4882a593Smuzhiyun case 4:
291*4882a593Smuzhiyun data = val;
292*4882a593Smuzhiyun break;
293*4882a593Smuzhiyun }
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun rt3883_pci_w32(rpc, data, RT3883_PCI_REG_CFGDATA);
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun return PCIBIOS_SUCCESSFUL;
298*4882a593Smuzhiyun }
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun static struct pci_ops rt3883_pci_ops = {
301*4882a593Smuzhiyun .read = rt3883_pci_config_read,
302*4882a593Smuzhiyun .write = rt3883_pci_config_write,
303*4882a593Smuzhiyun };
304*4882a593Smuzhiyun
rt3883_pci_preinit(struct rt3883_pci_controller * rpc,unsigned mode)305*4882a593Smuzhiyun static void rt3883_pci_preinit(struct rt3883_pci_controller *rpc, unsigned mode)
306*4882a593Smuzhiyun {
307*4882a593Smuzhiyun u32 syscfg1;
308*4882a593Smuzhiyun u32 rstctrl;
309*4882a593Smuzhiyun u32 clkcfg1;
310*4882a593Smuzhiyun u32 t;
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun rstctrl = rt_sysc_r32(RT3883_SYSC_REG_RSTCTRL);
313*4882a593Smuzhiyun syscfg1 = rt_sysc_r32(RT3883_SYSC_REG_SYSCFG1);
314*4882a593Smuzhiyun clkcfg1 = rt_sysc_r32(RT3883_SYSC_REG_CLKCFG1);
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun if (mode & RT3883_PCI_MODE_PCIE) {
317*4882a593Smuzhiyun rstctrl |= RT3883_RSTCTRL_PCIE;
318*4882a593Smuzhiyun rt_sysc_w32(rstctrl, RT3883_SYSC_REG_RSTCTRL);
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun /* setup PCI PAD drive mode */
321*4882a593Smuzhiyun syscfg1 &= ~(0x30);
322*4882a593Smuzhiyun syscfg1 |= (2 << 4);
323*4882a593Smuzhiyun rt_sysc_w32(syscfg1, RT3883_SYSC_REG_SYSCFG1);
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun t = rt_sysc_r32(RT3883_SYSC_REG_PCIE_CLK_GEN0);
326*4882a593Smuzhiyun t &= ~BIT(31);
327*4882a593Smuzhiyun rt_sysc_w32(t, RT3883_SYSC_REG_PCIE_CLK_GEN0);
328*4882a593Smuzhiyun
329*4882a593Smuzhiyun t = rt_sysc_r32(RT3883_SYSC_REG_PCIE_CLK_GEN1);
330*4882a593Smuzhiyun t &= 0x80ffffff;
331*4882a593Smuzhiyun rt_sysc_w32(t, RT3883_SYSC_REG_PCIE_CLK_GEN1);
332*4882a593Smuzhiyun
333*4882a593Smuzhiyun t = rt_sysc_r32(RT3883_SYSC_REG_PCIE_CLK_GEN1);
334*4882a593Smuzhiyun t |= 0xa << 24;
335*4882a593Smuzhiyun rt_sysc_w32(t, RT3883_SYSC_REG_PCIE_CLK_GEN1);
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun t = rt_sysc_r32(RT3883_SYSC_REG_PCIE_CLK_GEN0);
338*4882a593Smuzhiyun t |= BIT(31);
339*4882a593Smuzhiyun rt_sysc_w32(t, RT3883_SYSC_REG_PCIE_CLK_GEN0);
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun msleep(50);
342*4882a593Smuzhiyun
343*4882a593Smuzhiyun rstctrl &= ~RT3883_RSTCTRL_PCIE;
344*4882a593Smuzhiyun rt_sysc_w32(rstctrl, RT3883_SYSC_REG_RSTCTRL);
345*4882a593Smuzhiyun }
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun syscfg1 |= (RT3883_SYSCFG1_PCIE_RC_MODE | RT3883_SYSCFG1_PCI_HOST_MODE);
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun clkcfg1 &= ~(RT3883_CLKCFG1_PCI_CLK_EN | RT3883_CLKCFG1_PCIE_CLK_EN);
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun if (mode & RT3883_PCI_MODE_PCI) {
352*4882a593Smuzhiyun clkcfg1 |= RT3883_CLKCFG1_PCI_CLK_EN;
353*4882a593Smuzhiyun rstctrl &= ~RT3883_RSTCTRL_PCI;
354*4882a593Smuzhiyun }
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun if (mode & RT3883_PCI_MODE_PCIE) {
357*4882a593Smuzhiyun clkcfg1 |= RT3883_CLKCFG1_PCIE_CLK_EN;
358*4882a593Smuzhiyun rstctrl &= ~RT3883_RSTCTRL_PCIE;
359*4882a593Smuzhiyun }
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun rt_sysc_w32(syscfg1, RT3883_SYSC_REG_SYSCFG1);
362*4882a593Smuzhiyun rt_sysc_w32(rstctrl, RT3883_SYSC_REG_RSTCTRL);
363*4882a593Smuzhiyun rt_sysc_w32(clkcfg1, RT3883_SYSC_REG_CLKCFG1);
364*4882a593Smuzhiyun
365*4882a593Smuzhiyun msleep(500);
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun /*
368*4882a593Smuzhiyun * setup the device number of the P2P bridge
369*4882a593Smuzhiyun * and de-assert the reset line
370*4882a593Smuzhiyun */
371*4882a593Smuzhiyun t = (RT3883_P2P_BR_DEVNUM << RT3883_PCICFG_P2P_BR_DEVNUM_S);
372*4882a593Smuzhiyun rt3883_pci_w32(rpc, t, RT3883_PCI_REG_PCICFG);
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun /* flush write */
375*4882a593Smuzhiyun rt3883_pci_r32(rpc, RT3883_PCI_REG_PCICFG);
376*4882a593Smuzhiyun msleep(500);
377*4882a593Smuzhiyun
378*4882a593Smuzhiyun if (mode & RT3883_PCI_MODE_PCIE) {
379*4882a593Smuzhiyun msleep(500);
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun t = rt3883_pci_r32(rpc, RT3883_PCI_REG_STATUS(1));
382*4882a593Smuzhiyun
383*4882a593Smuzhiyun rpc->pcie_ready = t & BIT(0);
384*4882a593Smuzhiyun
385*4882a593Smuzhiyun if (!rpc->pcie_ready) {
386*4882a593Smuzhiyun /* reset the PCIe block */
387*4882a593Smuzhiyun t = rt_sysc_r32(RT3883_SYSC_REG_RSTCTRL);
388*4882a593Smuzhiyun t |= RT3883_RSTCTRL_PCIE;
389*4882a593Smuzhiyun rt_sysc_w32(t, RT3883_SYSC_REG_RSTCTRL);
390*4882a593Smuzhiyun t &= ~RT3883_RSTCTRL_PCIE;
391*4882a593Smuzhiyun rt_sysc_w32(t, RT3883_SYSC_REG_RSTCTRL);
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun /* turn off PCIe clock */
394*4882a593Smuzhiyun t = rt_sysc_r32(RT3883_SYSC_REG_CLKCFG1);
395*4882a593Smuzhiyun t &= ~RT3883_CLKCFG1_PCIE_CLK_EN;
396*4882a593Smuzhiyun rt_sysc_w32(t, RT3883_SYSC_REG_CLKCFG1);
397*4882a593Smuzhiyun
398*4882a593Smuzhiyun t = rt_sysc_r32(RT3883_SYSC_REG_PCIE_CLK_GEN0);
399*4882a593Smuzhiyun t &= ~0xf000c080;
400*4882a593Smuzhiyun rt_sysc_w32(t, RT3883_SYSC_REG_PCIE_CLK_GEN0);
401*4882a593Smuzhiyun }
402*4882a593Smuzhiyun }
403*4882a593Smuzhiyun
404*4882a593Smuzhiyun /* enable PCI arbiter */
405*4882a593Smuzhiyun rt3883_pci_w32(rpc, 0x79, RT3883_PCI_REG_ARBCTL);
406*4882a593Smuzhiyun }
407*4882a593Smuzhiyun
rt3883_pci_probe(struct platform_device * pdev)408*4882a593Smuzhiyun static int rt3883_pci_probe(struct platform_device *pdev)
409*4882a593Smuzhiyun {
410*4882a593Smuzhiyun struct rt3883_pci_controller *rpc;
411*4882a593Smuzhiyun struct device *dev = &pdev->dev;
412*4882a593Smuzhiyun struct device_node *np = dev->of_node;
413*4882a593Smuzhiyun struct resource *res;
414*4882a593Smuzhiyun struct device_node *child;
415*4882a593Smuzhiyun u32 val;
416*4882a593Smuzhiyun int err;
417*4882a593Smuzhiyun int mode;
418*4882a593Smuzhiyun
419*4882a593Smuzhiyun rpc = devm_kzalloc(dev, sizeof(*rpc), GFP_KERNEL);
420*4882a593Smuzhiyun if (!rpc)
421*4882a593Smuzhiyun return -ENOMEM;
422*4882a593Smuzhiyun
423*4882a593Smuzhiyun res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
424*4882a593Smuzhiyun rpc->base = devm_ioremap_resource(dev, res);
425*4882a593Smuzhiyun if (IS_ERR(rpc->base))
426*4882a593Smuzhiyun return PTR_ERR(rpc->base);
427*4882a593Smuzhiyun
428*4882a593Smuzhiyun /* find the interrupt controller child node */
429*4882a593Smuzhiyun for_each_child_of_node(np, child) {
430*4882a593Smuzhiyun if (of_get_property(child, "interrupt-controller", NULL)) {
431*4882a593Smuzhiyun rpc->intc_of_node = child;
432*4882a593Smuzhiyun break;
433*4882a593Smuzhiyun }
434*4882a593Smuzhiyun }
435*4882a593Smuzhiyun
436*4882a593Smuzhiyun if (!rpc->intc_of_node) {
437*4882a593Smuzhiyun dev_err(dev, "%pOF has no %s child node",
438*4882a593Smuzhiyun rpc->intc_of_node,
439*4882a593Smuzhiyun "interrupt controller");
440*4882a593Smuzhiyun return -EINVAL;
441*4882a593Smuzhiyun }
442*4882a593Smuzhiyun
443*4882a593Smuzhiyun /* find the PCI host bridge child node */
444*4882a593Smuzhiyun for_each_child_of_node(np, child) {
445*4882a593Smuzhiyun if (of_node_is_type(child, "pci")) {
446*4882a593Smuzhiyun rpc->pci_controller.of_node = child;
447*4882a593Smuzhiyun break;
448*4882a593Smuzhiyun }
449*4882a593Smuzhiyun }
450*4882a593Smuzhiyun
451*4882a593Smuzhiyun if (!rpc->pci_controller.of_node) {
452*4882a593Smuzhiyun dev_err(dev, "%pOF has no %s child node",
453*4882a593Smuzhiyun rpc->intc_of_node,
454*4882a593Smuzhiyun "PCI host bridge");
455*4882a593Smuzhiyun err = -EINVAL;
456*4882a593Smuzhiyun goto err_put_intc_node;
457*4882a593Smuzhiyun }
458*4882a593Smuzhiyun
459*4882a593Smuzhiyun mode = RT3883_PCI_MODE_NONE;
460*4882a593Smuzhiyun for_each_available_child_of_node(rpc->pci_controller.of_node, child) {
461*4882a593Smuzhiyun int devfn;
462*4882a593Smuzhiyun
463*4882a593Smuzhiyun if (!of_node_is_type(child, "pci"))
464*4882a593Smuzhiyun continue;
465*4882a593Smuzhiyun
466*4882a593Smuzhiyun devfn = of_pci_get_devfn(child);
467*4882a593Smuzhiyun if (devfn < 0)
468*4882a593Smuzhiyun continue;
469*4882a593Smuzhiyun
470*4882a593Smuzhiyun switch (PCI_SLOT(devfn)) {
471*4882a593Smuzhiyun case 1:
472*4882a593Smuzhiyun mode |= RT3883_PCI_MODE_PCIE;
473*4882a593Smuzhiyun break;
474*4882a593Smuzhiyun
475*4882a593Smuzhiyun case 17:
476*4882a593Smuzhiyun case 18:
477*4882a593Smuzhiyun mode |= RT3883_PCI_MODE_PCI;
478*4882a593Smuzhiyun break;
479*4882a593Smuzhiyun }
480*4882a593Smuzhiyun }
481*4882a593Smuzhiyun
482*4882a593Smuzhiyun if (mode == RT3883_PCI_MODE_NONE) {
483*4882a593Smuzhiyun dev_err(dev, "unable to determine PCI mode\n");
484*4882a593Smuzhiyun err = -EINVAL;
485*4882a593Smuzhiyun goto err_put_hb_node;
486*4882a593Smuzhiyun }
487*4882a593Smuzhiyun
488*4882a593Smuzhiyun dev_info(dev, "mode:%s%s\n",
489*4882a593Smuzhiyun (mode & RT3883_PCI_MODE_PCI) ? " PCI" : "",
490*4882a593Smuzhiyun (mode & RT3883_PCI_MODE_PCIE) ? " PCIe" : "");
491*4882a593Smuzhiyun
492*4882a593Smuzhiyun rt3883_pci_preinit(rpc, mode);
493*4882a593Smuzhiyun
494*4882a593Smuzhiyun rpc->pci_controller.pci_ops = &rt3883_pci_ops;
495*4882a593Smuzhiyun rpc->pci_controller.io_resource = &rpc->io_res;
496*4882a593Smuzhiyun rpc->pci_controller.mem_resource = &rpc->mem_res;
497*4882a593Smuzhiyun
498*4882a593Smuzhiyun /* Load PCI I/O and memory resources from DT */
499*4882a593Smuzhiyun pci_load_of_ranges(&rpc->pci_controller,
500*4882a593Smuzhiyun rpc->pci_controller.of_node);
501*4882a593Smuzhiyun
502*4882a593Smuzhiyun rt3883_pci_w32(rpc, rpc->mem_res.start, RT3883_PCI_REG_MEMBASE);
503*4882a593Smuzhiyun rt3883_pci_w32(rpc, rpc->io_res.start, RT3883_PCI_REG_IOBASE);
504*4882a593Smuzhiyun
505*4882a593Smuzhiyun ioport_resource.start = rpc->io_res.start;
506*4882a593Smuzhiyun ioport_resource.end = rpc->io_res.end;
507*4882a593Smuzhiyun
508*4882a593Smuzhiyun /* PCI */
509*4882a593Smuzhiyun rt3883_pci_w32(rpc, 0x03ff0000, RT3883_PCI_REG_BAR0SETUP(0));
510*4882a593Smuzhiyun rt3883_pci_w32(rpc, RT3883_MEMORY_BASE, RT3883_PCI_REG_IMBASEBAR0(0));
511*4882a593Smuzhiyun rt3883_pci_w32(rpc, 0x08021814, RT3883_PCI_REG_ID(0));
512*4882a593Smuzhiyun rt3883_pci_w32(rpc, 0x00800001, RT3883_PCI_REG_CLASS(0));
513*4882a593Smuzhiyun rt3883_pci_w32(rpc, 0x28801814, RT3883_PCI_REG_SUBID(0));
514*4882a593Smuzhiyun
515*4882a593Smuzhiyun /* PCIe */
516*4882a593Smuzhiyun rt3883_pci_w32(rpc, 0x03ff0000, RT3883_PCI_REG_BAR0SETUP(1));
517*4882a593Smuzhiyun rt3883_pci_w32(rpc, RT3883_MEMORY_BASE, RT3883_PCI_REG_IMBASEBAR0(1));
518*4882a593Smuzhiyun rt3883_pci_w32(rpc, 0x08021814, RT3883_PCI_REG_ID(1));
519*4882a593Smuzhiyun rt3883_pci_w32(rpc, 0x06040001, RT3883_PCI_REG_CLASS(1));
520*4882a593Smuzhiyun rt3883_pci_w32(rpc, 0x28801814, RT3883_PCI_REG_SUBID(1));
521*4882a593Smuzhiyun
522*4882a593Smuzhiyun err = rt3883_pci_irq_init(dev, rpc);
523*4882a593Smuzhiyun if (err)
524*4882a593Smuzhiyun goto err_put_hb_node;
525*4882a593Smuzhiyun
526*4882a593Smuzhiyun /* PCIe */
527*4882a593Smuzhiyun val = rt3883_pci_read_cfg32(rpc, 0, 0x01, 0, PCI_COMMAND);
528*4882a593Smuzhiyun val |= PCI_COMMAND_IO | PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER;
529*4882a593Smuzhiyun rt3883_pci_write_cfg32(rpc, 0, 0x01, 0, PCI_COMMAND, val);
530*4882a593Smuzhiyun
531*4882a593Smuzhiyun /* PCI */
532*4882a593Smuzhiyun val = rt3883_pci_read_cfg32(rpc, 0, 0x00, 0, PCI_COMMAND);
533*4882a593Smuzhiyun val |= PCI_COMMAND_IO | PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER;
534*4882a593Smuzhiyun rt3883_pci_write_cfg32(rpc, 0, 0x00, 0, PCI_COMMAND, val);
535*4882a593Smuzhiyun
536*4882a593Smuzhiyun if (mode == RT3883_PCI_MODE_PCIE) {
537*4882a593Smuzhiyun rt3883_pci_w32(rpc, 0x03ff0001, RT3883_PCI_REG_BAR0SETUP(0));
538*4882a593Smuzhiyun rt3883_pci_w32(rpc, 0x03ff0001, RT3883_PCI_REG_BAR0SETUP(1));
539*4882a593Smuzhiyun
540*4882a593Smuzhiyun rt3883_pci_write_cfg32(rpc, 0, RT3883_P2P_BR_DEVNUM, 0,
541*4882a593Smuzhiyun PCI_BASE_ADDRESS_0,
542*4882a593Smuzhiyun RT3883_MEMORY_BASE);
543*4882a593Smuzhiyun /* flush write */
544*4882a593Smuzhiyun rt3883_pci_read_cfg32(rpc, 0, RT3883_P2P_BR_DEVNUM, 0,
545*4882a593Smuzhiyun PCI_BASE_ADDRESS_0);
546*4882a593Smuzhiyun } else {
547*4882a593Smuzhiyun rt3883_pci_write_cfg32(rpc, 0, RT3883_P2P_BR_DEVNUM, 0,
548*4882a593Smuzhiyun PCI_IO_BASE, 0x00000101);
549*4882a593Smuzhiyun }
550*4882a593Smuzhiyun
551*4882a593Smuzhiyun register_pci_controller(&rpc->pci_controller);
552*4882a593Smuzhiyun
553*4882a593Smuzhiyun return 0;
554*4882a593Smuzhiyun
555*4882a593Smuzhiyun err_put_hb_node:
556*4882a593Smuzhiyun of_node_put(rpc->pci_controller.of_node);
557*4882a593Smuzhiyun err_put_intc_node:
558*4882a593Smuzhiyun of_node_put(rpc->intc_of_node);
559*4882a593Smuzhiyun return err;
560*4882a593Smuzhiyun }
561*4882a593Smuzhiyun
pcibios_map_irq(const struct pci_dev * dev,u8 slot,u8 pin)562*4882a593Smuzhiyun int pcibios_map_irq(const struct pci_dev *dev, u8 slot, u8 pin)
563*4882a593Smuzhiyun {
564*4882a593Smuzhiyun return of_irq_parse_and_map_pci(dev, slot, pin);
565*4882a593Smuzhiyun }
566*4882a593Smuzhiyun
pcibios_plat_dev_init(struct pci_dev * dev)567*4882a593Smuzhiyun int pcibios_plat_dev_init(struct pci_dev *dev)
568*4882a593Smuzhiyun {
569*4882a593Smuzhiyun return 0;
570*4882a593Smuzhiyun }
571*4882a593Smuzhiyun
572*4882a593Smuzhiyun static const struct of_device_id rt3883_pci_ids[] = {
573*4882a593Smuzhiyun { .compatible = "ralink,rt3883-pci" },
574*4882a593Smuzhiyun {},
575*4882a593Smuzhiyun };
576*4882a593Smuzhiyun
577*4882a593Smuzhiyun static struct platform_driver rt3883_pci_driver = {
578*4882a593Smuzhiyun .probe = rt3883_pci_probe,
579*4882a593Smuzhiyun .driver = {
580*4882a593Smuzhiyun .name = "rt3883-pci",
581*4882a593Smuzhiyun .of_match_table = of_match_ptr(rt3883_pci_ids),
582*4882a593Smuzhiyun },
583*4882a593Smuzhiyun };
584*4882a593Smuzhiyun
rt3883_pci_init(void)585*4882a593Smuzhiyun static int __init rt3883_pci_init(void)
586*4882a593Smuzhiyun {
587*4882a593Smuzhiyun return platform_driver_register(&rt3883_pci_driver);
588*4882a593Smuzhiyun }
589*4882a593Smuzhiyun
590*4882a593Smuzhiyun postcore_initcall(rt3883_pci_init);
591