1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Ralink RT288x SoC PCI register definitions
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2009 John Crispin <john@phrozen.org>
6*4882a593Smuzhiyun * Copyright (C) 2009 Gabor Juhos <juhosg@openwrt.org>
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * Parts of this file are based on Ralink's 2.6.21 BSP
9*4882a593Smuzhiyun */
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #include <linux/delay.h>
12*4882a593Smuzhiyun #include <linux/types.h>
13*4882a593Smuzhiyun #include <linux/pci.h>
14*4882a593Smuzhiyun #include <linux/io.h>
15*4882a593Smuzhiyun #include <linux/init.h>
16*4882a593Smuzhiyun #include <linux/of_platform.h>
17*4882a593Smuzhiyun #include <linux/of_irq.h>
18*4882a593Smuzhiyun #include <linux/of_pci.h>
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun #include <asm/mach-ralink/rt288x.h>
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun #define RT2880_PCI_BASE 0x00440000
23*4882a593Smuzhiyun #define RT288X_CPU_IRQ_PCI 4
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun #define RT2880_PCI_MEM_BASE 0x20000000
26*4882a593Smuzhiyun #define RT2880_PCI_MEM_SIZE 0x10000000
27*4882a593Smuzhiyun #define RT2880_PCI_IO_BASE 0x00460000
28*4882a593Smuzhiyun #define RT2880_PCI_IO_SIZE 0x00010000
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun #define RT2880_PCI_REG_PCICFG_ADDR 0x00
31*4882a593Smuzhiyun #define RT2880_PCI_REG_PCIMSK_ADDR 0x0c
32*4882a593Smuzhiyun #define RT2880_PCI_REG_BAR0SETUP_ADDR 0x10
33*4882a593Smuzhiyun #define RT2880_PCI_REG_IMBASEBAR0_ADDR 0x18
34*4882a593Smuzhiyun #define RT2880_PCI_REG_CONFIG_ADDR 0x20
35*4882a593Smuzhiyun #define RT2880_PCI_REG_CONFIG_DATA 0x24
36*4882a593Smuzhiyun #define RT2880_PCI_REG_MEMBASE 0x28
37*4882a593Smuzhiyun #define RT2880_PCI_REG_IOBASE 0x2c
38*4882a593Smuzhiyun #define RT2880_PCI_REG_ID 0x30
39*4882a593Smuzhiyun #define RT2880_PCI_REG_CLASS 0x34
40*4882a593Smuzhiyun #define RT2880_PCI_REG_SUBID 0x38
41*4882a593Smuzhiyun #define RT2880_PCI_REG_ARBCTL 0x80
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun static void __iomem *rt2880_pci_base;
44*4882a593Smuzhiyun static DEFINE_SPINLOCK(rt2880_pci_lock);
45*4882a593Smuzhiyun
rt2880_pci_reg_read(u32 reg)46*4882a593Smuzhiyun static u32 rt2880_pci_reg_read(u32 reg)
47*4882a593Smuzhiyun {
48*4882a593Smuzhiyun return readl(rt2880_pci_base + reg);
49*4882a593Smuzhiyun }
50*4882a593Smuzhiyun
rt2880_pci_reg_write(u32 val,u32 reg)51*4882a593Smuzhiyun static void rt2880_pci_reg_write(u32 val, u32 reg)
52*4882a593Smuzhiyun {
53*4882a593Smuzhiyun writel(val, rt2880_pci_base + reg);
54*4882a593Smuzhiyun }
55*4882a593Smuzhiyun
rt2880_pci_get_cfgaddr(unsigned int bus,unsigned int slot,unsigned int func,unsigned int where)56*4882a593Smuzhiyun static inline u32 rt2880_pci_get_cfgaddr(unsigned int bus, unsigned int slot,
57*4882a593Smuzhiyun unsigned int func, unsigned int where)
58*4882a593Smuzhiyun {
59*4882a593Smuzhiyun return ((bus << 16) | (slot << 11) | (func << 8) | (where & 0xfc) |
60*4882a593Smuzhiyun 0x80000000);
61*4882a593Smuzhiyun }
62*4882a593Smuzhiyun
rt2880_pci_config_read(struct pci_bus * bus,unsigned int devfn,int where,int size,u32 * val)63*4882a593Smuzhiyun static int rt2880_pci_config_read(struct pci_bus *bus, unsigned int devfn,
64*4882a593Smuzhiyun int where, int size, u32 *val)
65*4882a593Smuzhiyun {
66*4882a593Smuzhiyun unsigned long flags;
67*4882a593Smuzhiyun u32 address;
68*4882a593Smuzhiyun u32 data;
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun address = rt2880_pci_get_cfgaddr(bus->number, PCI_SLOT(devfn),
71*4882a593Smuzhiyun PCI_FUNC(devfn), where);
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun spin_lock_irqsave(&rt2880_pci_lock, flags);
74*4882a593Smuzhiyun rt2880_pci_reg_write(address, RT2880_PCI_REG_CONFIG_ADDR);
75*4882a593Smuzhiyun data = rt2880_pci_reg_read(RT2880_PCI_REG_CONFIG_DATA);
76*4882a593Smuzhiyun spin_unlock_irqrestore(&rt2880_pci_lock, flags);
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun switch (size) {
79*4882a593Smuzhiyun case 1:
80*4882a593Smuzhiyun *val = (data >> ((where & 3) << 3)) & 0xff;
81*4882a593Smuzhiyun break;
82*4882a593Smuzhiyun case 2:
83*4882a593Smuzhiyun *val = (data >> ((where & 3) << 3)) & 0xffff;
84*4882a593Smuzhiyun break;
85*4882a593Smuzhiyun case 4:
86*4882a593Smuzhiyun *val = data;
87*4882a593Smuzhiyun break;
88*4882a593Smuzhiyun }
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun return PCIBIOS_SUCCESSFUL;
91*4882a593Smuzhiyun }
92*4882a593Smuzhiyun
rt2880_pci_config_write(struct pci_bus * bus,unsigned int devfn,int where,int size,u32 val)93*4882a593Smuzhiyun static int rt2880_pci_config_write(struct pci_bus *bus, unsigned int devfn,
94*4882a593Smuzhiyun int where, int size, u32 val)
95*4882a593Smuzhiyun {
96*4882a593Smuzhiyun unsigned long flags;
97*4882a593Smuzhiyun u32 address;
98*4882a593Smuzhiyun u32 data;
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun address = rt2880_pci_get_cfgaddr(bus->number, PCI_SLOT(devfn),
101*4882a593Smuzhiyun PCI_FUNC(devfn), where);
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun spin_lock_irqsave(&rt2880_pci_lock, flags);
104*4882a593Smuzhiyun rt2880_pci_reg_write(address, RT2880_PCI_REG_CONFIG_ADDR);
105*4882a593Smuzhiyun data = rt2880_pci_reg_read(RT2880_PCI_REG_CONFIG_DATA);
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun switch (size) {
108*4882a593Smuzhiyun case 1:
109*4882a593Smuzhiyun data = (data & ~(0xff << ((where & 3) << 3))) |
110*4882a593Smuzhiyun (val << ((where & 3) << 3));
111*4882a593Smuzhiyun break;
112*4882a593Smuzhiyun case 2:
113*4882a593Smuzhiyun data = (data & ~(0xffff << ((where & 3) << 3))) |
114*4882a593Smuzhiyun (val << ((where & 3) << 3));
115*4882a593Smuzhiyun break;
116*4882a593Smuzhiyun case 4:
117*4882a593Smuzhiyun data = val;
118*4882a593Smuzhiyun break;
119*4882a593Smuzhiyun }
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun rt2880_pci_reg_write(data, RT2880_PCI_REG_CONFIG_DATA);
122*4882a593Smuzhiyun spin_unlock_irqrestore(&rt2880_pci_lock, flags);
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun return PCIBIOS_SUCCESSFUL;
125*4882a593Smuzhiyun }
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun static struct pci_ops rt2880_pci_ops = {
128*4882a593Smuzhiyun .read = rt2880_pci_config_read,
129*4882a593Smuzhiyun .write = rt2880_pci_config_write,
130*4882a593Smuzhiyun };
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun static struct resource rt2880_pci_mem_resource = {
133*4882a593Smuzhiyun .name = "PCI MEM space",
134*4882a593Smuzhiyun .start = RT2880_PCI_MEM_BASE,
135*4882a593Smuzhiyun .end = RT2880_PCI_MEM_BASE + RT2880_PCI_MEM_SIZE - 1,
136*4882a593Smuzhiyun .flags = IORESOURCE_MEM,
137*4882a593Smuzhiyun };
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun static struct resource rt2880_pci_io_resource = {
140*4882a593Smuzhiyun .name = "PCI IO space",
141*4882a593Smuzhiyun .start = RT2880_PCI_IO_BASE,
142*4882a593Smuzhiyun .end = RT2880_PCI_IO_BASE + RT2880_PCI_IO_SIZE - 1,
143*4882a593Smuzhiyun .flags = IORESOURCE_IO,
144*4882a593Smuzhiyun };
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun static struct pci_controller rt2880_pci_controller = {
147*4882a593Smuzhiyun .pci_ops = &rt2880_pci_ops,
148*4882a593Smuzhiyun .mem_resource = &rt2880_pci_mem_resource,
149*4882a593Smuzhiyun .io_resource = &rt2880_pci_io_resource,
150*4882a593Smuzhiyun };
151*4882a593Smuzhiyun
rt2880_pci_read_u32(unsigned long reg)152*4882a593Smuzhiyun static inline u32 rt2880_pci_read_u32(unsigned long reg)
153*4882a593Smuzhiyun {
154*4882a593Smuzhiyun unsigned long flags;
155*4882a593Smuzhiyun u32 address;
156*4882a593Smuzhiyun u32 ret;
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun address = rt2880_pci_get_cfgaddr(0, 0, 0, reg);
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun spin_lock_irqsave(&rt2880_pci_lock, flags);
161*4882a593Smuzhiyun rt2880_pci_reg_write(address, RT2880_PCI_REG_CONFIG_ADDR);
162*4882a593Smuzhiyun ret = rt2880_pci_reg_read(RT2880_PCI_REG_CONFIG_DATA);
163*4882a593Smuzhiyun spin_unlock_irqrestore(&rt2880_pci_lock, flags);
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun return ret;
166*4882a593Smuzhiyun }
167*4882a593Smuzhiyun
rt2880_pci_write_u32(unsigned long reg,u32 val)168*4882a593Smuzhiyun static inline void rt2880_pci_write_u32(unsigned long reg, u32 val)
169*4882a593Smuzhiyun {
170*4882a593Smuzhiyun unsigned long flags;
171*4882a593Smuzhiyun u32 address;
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun address = rt2880_pci_get_cfgaddr(0, 0, 0, reg);
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun spin_lock_irqsave(&rt2880_pci_lock, flags);
176*4882a593Smuzhiyun rt2880_pci_reg_write(address, RT2880_PCI_REG_CONFIG_ADDR);
177*4882a593Smuzhiyun rt2880_pci_reg_write(val, RT2880_PCI_REG_CONFIG_DATA);
178*4882a593Smuzhiyun spin_unlock_irqrestore(&rt2880_pci_lock, flags);
179*4882a593Smuzhiyun }
180*4882a593Smuzhiyun
pcibios_map_irq(const struct pci_dev * dev,u8 slot,u8 pin)181*4882a593Smuzhiyun int pcibios_map_irq(const struct pci_dev *dev, u8 slot, u8 pin)
182*4882a593Smuzhiyun {
183*4882a593Smuzhiyun int irq = -1;
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun if (dev->bus->number != 0)
186*4882a593Smuzhiyun return irq;
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun switch (PCI_SLOT(dev->devfn)) {
189*4882a593Smuzhiyun case 0x00:
190*4882a593Smuzhiyun break;
191*4882a593Smuzhiyun case 0x11:
192*4882a593Smuzhiyun irq = RT288X_CPU_IRQ_PCI;
193*4882a593Smuzhiyun break;
194*4882a593Smuzhiyun default:
195*4882a593Smuzhiyun pr_err("%s:%s[%d] trying to alloc unknown pci irq\n",
196*4882a593Smuzhiyun __FILE__, __func__, __LINE__);
197*4882a593Smuzhiyun BUG();
198*4882a593Smuzhiyun break;
199*4882a593Smuzhiyun }
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun return irq;
202*4882a593Smuzhiyun }
203*4882a593Smuzhiyun
rt288x_pci_probe(struct platform_device * pdev)204*4882a593Smuzhiyun static int rt288x_pci_probe(struct platform_device *pdev)
205*4882a593Smuzhiyun {
206*4882a593Smuzhiyun void __iomem *io_map_base;
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun rt2880_pci_base = ioremap(RT2880_PCI_BASE, PAGE_SIZE);
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun io_map_base = ioremap(RT2880_PCI_IO_BASE, RT2880_PCI_IO_SIZE);
211*4882a593Smuzhiyun rt2880_pci_controller.io_map_base = (unsigned long) io_map_base;
212*4882a593Smuzhiyun set_io_port_base((unsigned long) io_map_base);
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun ioport_resource.start = RT2880_PCI_IO_BASE;
215*4882a593Smuzhiyun ioport_resource.end = RT2880_PCI_IO_BASE + RT2880_PCI_IO_SIZE - 1;
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun rt2880_pci_reg_write(0, RT2880_PCI_REG_PCICFG_ADDR);
218*4882a593Smuzhiyun udelay(1);
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun rt2880_pci_reg_write(0x79, RT2880_PCI_REG_ARBCTL);
221*4882a593Smuzhiyun rt2880_pci_reg_write(0x07FF0001, RT2880_PCI_REG_BAR0SETUP_ADDR);
222*4882a593Smuzhiyun rt2880_pci_reg_write(RT2880_PCI_MEM_BASE, RT2880_PCI_REG_MEMBASE);
223*4882a593Smuzhiyun rt2880_pci_reg_write(RT2880_PCI_IO_BASE, RT2880_PCI_REG_IOBASE);
224*4882a593Smuzhiyun rt2880_pci_reg_write(0x08000000, RT2880_PCI_REG_IMBASEBAR0_ADDR);
225*4882a593Smuzhiyun rt2880_pci_reg_write(0x08021814, RT2880_PCI_REG_ID);
226*4882a593Smuzhiyun rt2880_pci_reg_write(0x00800001, RT2880_PCI_REG_CLASS);
227*4882a593Smuzhiyun rt2880_pci_reg_write(0x28801814, RT2880_PCI_REG_SUBID);
228*4882a593Smuzhiyun rt2880_pci_reg_write(0x000c0000, RT2880_PCI_REG_PCIMSK_ADDR);
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun rt2880_pci_write_u32(PCI_BASE_ADDRESS_0, 0x08000000);
231*4882a593Smuzhiyun (void) rt2880_pci_read_u32(PCI_BASE_ADDRESS_0);
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun rt2880_pci_controller.of_node = pdev->dev.of_node;
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun register_pci_controller(&rt2880_pci_controller);
236*4882a593Smuzhiyun return 0;
237*4882a593Smuzhiyun }
238*4882a593Smuzhiyun
pcibios_plat_dev_init(struct pci_dev * dev)239*4882a593Smuzhiyun int pcibios_plat_dev_init(struct pci_dev *dev)
240*4882a593Smuzhiyun {
241*4882a593Smuzhiyun static bool slot0_init;
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun /*
244*4882a593Smuzhiyun * Nobody seems to initialize slot 0, but this platform requires it, so
245*4882a593Smuzhiyun * do it once when some other slot is being enabled. The PCI subsystem
246*4882a593Smuzhiyun * should configure other slots properly, so no need to do anything
247*4882a593Smuzhiyun * special for those.
248*4882a593Smuzhiyun */
249*4882a593Smuzhiyun if (!slot0_init && dev->bus->number == 0) {
250*4882a593Smuzhiyun u16 cmd;
251*4882a593Smuzhiyun u32 bar0;
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun slot0_init = true;
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun pci_bus_write_config_dword(dev->bus, 0, PCI_BASE_ADDRESS_0,
256*4882a593Smuzhiyun 0x08000000);
257*4882a593Smuzhiyun pci_bus_read_config_dword(dev->bus, 0, PCI_BASE_ADDRESS_0,
258*4882a593Smuzhiyun &bar0);
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun pci_bus_read_config_word(dev->bus, 0, PCI_COMMAND, &cmd);
261*4882a593Smuzhiyun cmd |= PCI_COMMAND_MASTER | PCI_COMMAND_IO | PCI_COMMAND_MEMORY;
262*4882a593Smuzhiyun pci_bus_write_config_word(dev->bus, 0, PCI_COMMAND, cmd);
263*4882a593Smuzhiyun }
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun return 0;
266*4882a593Smuzhiyun }
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun static const struct of_device_id rt288x_pci_match[] = {
269*4882a593Smuzhiyun { .compatible = "ralink,rt288x-pci" },
270*4882a593Smuzhiyun {},
271*4882a593Smuzhiyun };
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun static struct platform_driver rt288x_pci_driver = {
274*4882a593Smuzhiyun .probe = rt288x_pci_probe,
275*4882a593Smuzhiyun .driver = {
276*4882a593Smuzhiyun .name = "rt288x-pci",
277*4882a593Smuzhiyun .of_match_table = rt288x_pci_match,
278*4882a593Smuzhiyun },
279*4882a593Smuzhiyun };
280*4882a593Smuzhiyun
pcibios_init(void)281*4882a593Smuzhiyun int __init pcibios_init(void)
282*4882a593Smuzhiyun {
283*4882a593Smuzhiyun int ret = platform_driver_register(&rt288x_pci_driver);
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun if (ret)
286*4882a593Smuzhiyun pr_info("rt288x-pci: Error registering platform driver!");
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun return ret;
289*4882a593Smuzhiyun }
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun arch_initcall(pcibios_init);
292