xref: /OK3568_Linux_fs/kernel/arch/mips/pci/pci-rc32434.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  *  BRIEF MODULE DESCRIPTION
3*4882a593Smuzhiyun  *     PCI initialization for IDT EB434 board
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  *  Copyright 2004 IDT Inc. (rischelp@idt.com)
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  *  This program is free software; you can redistribute  it and/or modify it
8*4882a593Smuzhiyun  *  under  the terms of  the GNU General  Public License as published by the
9*4882a593Smuzhiyun  *  Free Software Foundation;  either version 2 of the  License, or (at your
10*4882a593Smuzhiyun  *  option) any later version.
11*4882a593Smuzhiyun  *
12*4882a593Smuzhiyun  *  THIS  SOFTWARE  IS PROVIDED   ``AS  IS'' AND   ANY  EXPRESS OR IMPLIED
13*4882a593Smuzhiyun  *  WARRANTIES,   INCLUDING, BUT NOT  LIMITED  TO, THE IMPLIED WARRANTIES OF
14*4882a593Smuzhiyun  *  MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.  IN
15*4882a593Smuzhiyun  *  NO  EVENT  SHALL   THE AUTHOR  BE    LIABLE FOR ANY   DIRECT, INDIRECT,
16*4882a593Smuzhiyun  *  INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
17*4882a593Smuzhiyun  *  NOT LIMITED   TO, PROCUREMENT OF  SUBSTITUTE GOODS  OR SERVICES; LOSS OF
18*4882a593Smuzhiyun  *  USE, DATA,  OR PROFITS; OR  BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
19*4882a593Smuzhiyun  *  ANY THEORY OF LIABILITY, WHETHER IN  CONTRACT, STRICT LIABILITY, OR TORT
20*4882a593Smuzhiyun  *  (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
21*4882a593Smuzhiyun  *  THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
22*4882a593Smuzhiyun  *
23*4882a593Smuzhiyun  *  You should have received a copy of the  GNU General Public License along
24*4882a593Smuzhiyun  *  with this program; if not, write  to the Free Software Foundation, Inc.,
25*4882a593Smuzhiyun  *  675 Mass Ave, Cambridge, MA 02139, USA.
26*4882a593Smuzhiyun  */
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun #include <linux/types.h>
29*4882a593Smuzhiyun #include <linux/pci.h>
30*4882a593Smuzhiyun #include <linux/kernel.h>
31*4882a593Smuzhiyun #include <linux/init.h>
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun #include <asm/mach-rc32434/rc32434.h>
34*4882a593Smuzhiyun #include <asm/mach-rc32434/pci.h>
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun #define PCI_ACCESS_READ	 0
37*4882a593Smuzhiyun #define PCI_ACCESS_WRITE 1
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun /* define an unsigned array for the PCI registers */
40*4882a593Smuzhiyun static unsigned int korina_cnfg_regs[25] = {
41*4882a593Smuzhiyun 	KORINA_CNFG1, KORINA_CNFG2, KORINA_CNFG3, KORINA_CNFG4,
42*4882a593Smuzhiyun 	KORINA_CNFG5, KORINA_CNFG6, KORINA_CNFG7, KORINA_CNFG8,
43*4882a593Smuzhiyun 	KORINA_CNFG9, KORINA_CNFG10, KORINA_CNFG11, KORINA_CNFG12,
44*4882a593Smuzhiyun 	KORINA_CNFG13, KORINA_CNFG14, KORINA_CNFG15, KORINA_CNFG16,
45*4882a593Smuzhiyun 	KORINA_CNFG17, KORINA_CNFG18, KORINA_CNFG19, KORINA_CNFG20,
46*4882a593Smuzhiyun 	KORINA_CNFG21, KORINA_CNFG22, KORINA_CNFG23, KORINA_CNFG24
47*4882a593Smuzhiyun };
48*4882a593Smuzhiyun static struct resource rc32434_res_pci_mem1;
49*4882a593Smuzhiyun static struct resource rc32434_res_pci_mem2;
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun static struct resource rc32434_res_pci_mem1 = {
52*4882a593Smuzhiyun 	.name = "PCI MEM1",
53*4882a593Smuzhiyun 	.start = 0x50000000,
54*4882a593Smuzhiyun 	.end = 0x5FFFFFFF,
55*4882a593Smuzhiyun 	.flags = IORESOURCE_MEM,
56*4882a593Smuzhiyun 	.sibling = NULL,
57*4882a593Smuzhiyun 	.child = &rc32434_res_pci_mem2
58*4882a593Smuzhiyun };
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun static struct resource rc32434_res_pci_mem2 = {
61*4882a593Smuzhiyun 	.name = "PCI Mem2",
62*4882a593Smuzhiyun 	.start = 0x60000000,
63*4882a593Smuzhiyun 	.end = 0x6FFFFFFF,
64*4882a593Smuzhiyun 	.flags = IORESOURCE_MEM,
65*4882a593Smuzhiyun 	.parent = &rc32434_res_pci_mem1,
66*4882a593Smuzhiyun 	.sibling = NULL,
67*4882a593Smuzhiyun 	.child = NULL
68*4882a593Smuzhiyun };
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun static struct resource rc32434_res_pci_io1 = {
71*4882a593Smuzhiyun 	.name = "PCI I/O1",
72*4882a593Smuzhiyun 	.start = 0x18800000,
73*4882a593Smuzhiyun 	.end = 0x188FFFFF,
74*4882a593Smuzhiyun 	.flags = IORESOURCE_IO,
75*4882a593Smuzhiyun };
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun extern struct pci_ops rc32434_pci_ops;
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun #define PCI_MEM1_START	PCI_ADDR_START
80*4882a593Smuzhiyun #define PCI_MEM1_END	(PCI_ADDR_START + CPUTOPCI_MEM_WIN - 1)
81*4882a593Smuzhiyun #define PCI_MEM2_START	(PCI_ADDR_START + CPUTOPCI_MEM_WIN)
82*4882a593Smuzhiyun #define PCI_MEM2_END	(PCI_ADDR_START + (2 * CPUTOPCI_MEM_WIN)  - 1)
83*4882a593Smuzhiyun #define PCI_IO1_START	(PCI_ADDR_START + (2 * CPUTOPCI_MEM_WIN))
84*4882a593Smuzhiyun #define PCI_IO1_END							\
85*4882a593Smuzhiyun 	(PCI_ADDR_START + (2 * CPUTOPCI_MEM_WIN) + CPUTOPCI_IO_WIN - 1)
86*4882a593Smuzhiyun #define PCI_IO2_START							\
87*4882a593Smuzhiyun 	(PCI_ADDR_START + (2 * CPUTOPCI_MEM_WIN) + CPUTOPCI_IO_WIN)
88*4882a593Smuzhiyun #define PCI_IO2_END							\
89*4882a593Smuzhiyun 	(PCI_ADDR_START + (2 * CPUTOPCI_MEM_WIN) + (2 * CPUTOPCI_IO_WIN) - 1)
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun struct pci_controller rc32434_controller2;
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun struct pci_controller rc32434_controller = {
94*4882a593Smuzhiyun 	.pci_ops = &rc32434_pci_ops,
95*4882a593Smuzhiyun 	.mem_resource = &rc32434_res_pci_mem1,
96*4882a593Smuzhiyun 	.io_resource = &rc32434_res_pci_io1,
97*4882a593Smuzhiyun 	.mem_offset = 0,
98*4882a593Smuzhiyun 	.io_offset = 0,
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun };
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun #ifdef __MIPSEB__
103*4882a593Smuzhiyun #define PCI_ENDIAN_FLAG PCILBAC_sb_m
104*4882a593Smuzhiyun #else
105*4882a593Smuzhiyun #define PCI_ENDIAN_FLAG 0
106*4882a593Smuzhiyun #endif
107*4882a593Smuzhiyun 
rc32434_pcibridge_init(void)108*4882a593Smuzhiyun static int __init rc32434_pcibridge_init(void)
109*4882a593Smuzhiyun {
110*4882a593Smuzhiyun 	unsigned int pcicvalue, pcicdata = 0;
111*4882a593Smuzhiyun 	unsigned int dummyread, pcicntlval;
112*4882a593Smuzhiyun 	int loopCount;
113*4882a593Smuzhiyun 	unsigned int pci_config_addr;
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun 	pcicvalue = rc32434_pci->pcic;
116*4882a593Smuzhiyun 	pcicvalue = (pcicvalue >> PCIM_SHFT) & PCIM_BIT_LEN;
117*4882a593Smuzhiyun 	if (!((pcicvalue == PCIM_H_EA) ||
118*4882a593Smuzhiyun 	      (pcicvalue == PCIM_H_IA_FIX) ||
119*4882a593Smuzhiyun 	      (pcicvalue == PCIM_H_IA_RR))) {
120*4882a593Smuzhiyun 		pr_err("PCI init error!!!\n");
121*4882a593Smuzhiyun 		/* Not in Host Mode, return ERROR */
122*4882a593Smuzhiyun 		return -1;
123*4882a593Smuzhiyun 	}
124*4882a593Smuzhiyun 	/* Enables the Idle Grant mode, Arbiter Parking */
125*4882a593Smuzhiyun 	pcicdata |= (PCI_CTL_IGM | PCI_CTL_EAP | PCI_CTL_EN);
126*4882a593Smuzhiyun 	rc32434_pci->pcic = pcicdata;	/* Enable the PCI bus Interface */
127*4882a593Smuzhiyun 	/* Zero out the PCI status & PCI Status Mask */
128*4882a593Smuzhiyun 	for (;;) {
129*4882a593Smuzhiyun 		pcicdata = rc32434_pci->pcis;
130*4882a593Smuzhiyun 		if (!(pcicdata & PCI_STAT_RIP))
131*4882a593Smuzhiyun 			break;
132*4882a593Smuzhiyun 	}
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun 	rc32434_pci->pcis = 0;
135*4882a593Smuzhiyun 	rc32434_pci->pcism = 0xFFFFFFFF;
136*4882a593Smuzhiyun 	/* Zero out the PCI decoupled registers */
137*4882a593Smuzhiyun 	rc32434_pci->pcidac = 0;	/*
138*4882a593Smuzhiyun 					 * disable PCI decoupled accesses at
139*4882a593Smuzhiyun 					 * initialization
140*4882a593Smuzhiyun 					 */
141*4882a593Smuzhiyun 	rc32434_pci->pcidas = 0;	/* clear the status */
142*4882a593Smuzhiyun 	rc32434_pci->pcidasm = 0x0000007F;	/* Mask all the interrupts */
143*4882a593Smuzhiyun 	/* Mask PCI Messaging Interrupts */
144*4882a593Smuzhiyun 	rc32434_pci_msg->pciiic = 0;
145*4882a593Smuzhiyun 	rc32434_pci_msg->pciiim = 0xFFFFFFFF;
146*4882a593Smuzhiyun 	rc32434_pci_msg->pciioic = 0;
147*4882a593Smuzhiyun 	rc32434_pci_msg->pciioim = 0;
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun 	/* Setup PCILB0 as Memory Window */
151*4882a593Smuzhiyun 	rc32434_pci->pcilba[0].address = (unsigned int) (PCI_ADDR_START);
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun 	/* setup the PCI map address as same as the local address */
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun 	rc32434_pci->pcilba[0].mapping = (unsigned int) (PCI_ADDR_START);
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun 	/* Setup PCILBA1 as MEM */
159*4882a593Smuzhiyun 	rc32434_pci->pcilba[0].control =
160*4882a593Smuzhiyun 	    (((SIZE_256MB & 0x1f) << PCI_LBAC_SIZE_BIT) | PCI_ENDIAN_FLAG);
161*4882a593Smuzhiyun 	dummyread = rc32434_pci->pcilba[0].control;	/* flush the CPU write Buffers */
162*4882a593Smuzhiyun 	rc32434_pci->pcilba[1].address = 0x60000000;
163*4882a593Smuzhiyun 	rc32434_pci->pcilba[1].mapping = 0x60000000;
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun 	/* setup PCILBA2 as IO Window */
166*4882a593Smuzhiyun 	rc32434_pci->pcilba[1].control =
167*4882a593Smuzhiyun 	    (((SIZE_256MB & 0x1f) << PCI_LBAC_SIZE_BIT) | PCI_ENDIAN_FLAG);
168*4882a593Smuzhiyun 	dummyread = rc32434_pci->pcilba[1].control;	/* flush the CPU write Buffers */
169*4882a593Smuzhiyun 	rc32434_pci->pcilba[2].address = 0x18C00000;
170*4882a593Smuzhiyun 	rc32434_pci->pcilba[2].mapping = 0x18FFFFFF;
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun 	/* setup PCILBA2 as IO Window */
173*4882a593Smuzhiyun 	rc32434_pci->pcilba[2].control =
174*4882a593Smuzhiyun 	    (((SIZE_4MB & 0x1f) << PCI_LBAC_SIZE_BIT) | PCI_ENDIAN_FLAG);
175*4882a593Smuzhiyun 	dummyread = rc32434_pci->pcilba[2].control;	/* flush the CPU write Buffers */
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun 	/* Setup PCILBA3 as IO Window */
178*4882a593Smuzhiyun 	rc32434_pci->pcilba[3].address = 0x18800000;
179*4882a593Smuzhiyun 	rc32434_pci->pcilba[3].mapping = 0x18800000;
180*4882a593Smuzhiyun 	rc32434_pci->pcilba[3].control =
181*4882a593Smuzhiyun 	    ((((SIZE_1MB & 0x1ff) << PCI_LBAC_SIZE_BIT) | PCI_LBAC_MSI) |
182*4882a593Smuzhiyun 	     PCI_ENDIAN_FLAG);
183*4882a593Smuzhiyun 	dummyread = rc32434_pci->pcilba[3].control;	/* flush the CPU write Buffers */
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun 	pci_config_addr = (unsigned int) (0x80000004);
186*4882a593Smuzhiyun 	for (loopCount = 0; loopCount < 24; loopCount++) {
187*4882a593Smuzhiyun 		rc32434_pci->pcicfga = pci_config_addr;
188*4882a593Smuzhiyun 		dummyread = rc32434_pci->pcicfga;
189*4882a593Smuzhiyun 		rc32434_pci->pcicfgd = korina_cnfg_regs[loopCount];
190*4882a593Smuzhiyun 		dummyread = rc32434_pci->pcicfgd;
191*4882a593Smuzhiyun 		pci_config_addr += 4;
192*4882a593Smuzhiyun 	}
193*4882a593Smuzhiyun 	rc32434_pci->pcitc =
194*4882a593Smuzhiyun 	    (unsigned int) ((PCITC_RTIMER_VAL & 0xff) << PCI_TC_RTIMER_BIT) |
195*4882a593Smuzhiyun 	    ((PCITC_DTIMER_VAL & 0xff) << PCI_TC_DTIMER_BIT);
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun 	pcicntlval = rc32434_pci->pcic;
198*4882a593Smuzhiyun 	pcicntlval &= ~PCI_CTL_TNR;
199*4882a593Smuzhiyun 	rc32434_pci->pcic = pcicntlval;
200*4882a593Smuzhiyun 	pcicntlval = rc32434_pci->pcic;
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun 	return 0;
203*4882a593Smuzhiyun }
204*4882a593Smuzhiyun 
rc32434_pci_init(void)205*4882a593Smuzhiyun static int __init rc32434_pci_init(void)
206*4882a593Smuzhiyun {
207*4882a593Smuzhiyun 	void __iomem *io_map_base;
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun 	pr_info("PCI: Initializing PCI\n");
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun 	ioport_resource.start = rc32434_res_pci_io1.start;
212*4882a593Smuzhiyun 	ioport_resource.end = rc32434_res_pci_io1.end;
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun 	rc32434_pcibridge_init();
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun 	io_map_base = ioremap(rc32434_res_pci_io1.start,
217*4882a593Smuzhiyun 			      resource_size(&rc32434_res_pci_io1));
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun 	if (!io_map_base)
220*4882a593Smuzhiyun 		return -ENOMEM;
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun 	rc32434_controller.io_map_base =
223*4882a593Smuzhiyun 		(unsigned long)io_map_base - rc32434_res_pci_io1.start;
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun 	register_pci_controller(&rc32434_controller);
226*4882a593Smuzhiyun 	rc32434_sync();
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun 	return 0;
229*4882a593Smuzhiyun }
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun arch_initcall(rc32434_pci_init);
232