xref: /OK3568_Linux_fs/kernel/arch/mips/pci/pci-mt7620.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  *  Ralink MT7620A SoC PCI support
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  *  Copyright (C) 2007-2013 Bruce Chang (Mediatek)
6*4882a593Smuzhiyun  *  Copyright (C) 2013-2016 John Crispin <john@phrozen.org>
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #include <linux/types.h>
10*4882a593Smuzhiyun #include <linux/pci.h>
11*4882a593Smuzhiyun #include <linux/io.h>
12*4882a593Smuzhiyun #include <linux/init.h>
13*4882a593Smuzhiyun #include <linux/delay.h>
14*4882a593Smuzhiyun #include <linux/interrupt.h>
15*4882a593Smuzhiyun #include <linux/of.h>
16*4882a593Smuzhiyun #include <linux/of_irq.h>
17*4882a593Smuzhiyun #include <linux/of_pci.h>
18*4882a593Smuzhiyun #include <linux/reset.h>
19*4882a593Smuzhiyun #include <linux/platform_device.h>
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun #include <asm/mach-ralink/ralink_regs.h>
22*4882a593Smuzhiyun #include <asm/mach-ralink/mt7620.h>
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun #define RALINK_PCI_IO_MAP_BASE		0x10160000
25*4882a593Smuzhiyun #define RALINK_PCI_MEMORY_BASE		0x0
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun #define RALINK_INT_PCIE0		4
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun #define RALINK_CLKCFG1			0x30
30*4882a593Smuzhiyun #define RALINK_GPIOMODE			0x60
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun #define PPLL_CFG1			0x9c
33*4882a593Smuzhiyun #define PPLL_LD				BIT(23)
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun #define PPLL_DRV			0xa0
36*4882a593Smuzhiyun #define PDRV_SW_SET			BIT(31)
37*4882a593Smuzhiyun #define LC_CKDRVPD			BIT(19)
38*4882a593Smuzhiyun #define LC_CKDRVOHZ			BIT(18)
39*4882a593Smuzhiyun #define LC_CKDRVHZ			BIT(17)
40*4882a593Smuzhiyun #define LC_CKTEST			BIT(16)
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun /* PCI Bridge registers */
43*4882a593Smuzhiyun #define RALINK_PCI_PCICFG_ADDR		0x00
44*4882a593Smuzhiyun #define PCIRST				BIT(1)
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun #define RALINK_PCI_PCIENA		0x0C
47*4882a593Smuzhiyun #define PCIINT2				BIT(20)
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun #define RALINK_PCI_CONFIG_ADDR		0x20
50*4882a593Smuzhiyun #define RALINK_PCI_CONFIG_DATA_VIRT_REG	0x24
51*4882a593Smuzhiyun #define RALINK_PCI_MEMBASE		0x28
52*4882a593Smuzhiyun #define RALINK_PCI_IOBASE		0x2C
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun /* PCI RC registers */
55*4882a593Smuzhiyun #define RALINK_PCI0_BAR0SETUP_ADDR	0x10
56*4882a593Smuzhiyun #define RALINK_PCI0_IMBASEBAR0_ADDR	0x18
57*4882a593Smuzhiyun #define RALINK_PCI0_ID			0x30
58*4882a593Smuzhiyun #define RALINK_PCI0_CLASS		0x34
59*4882a593Smuzhiyun #define RALINK_PCI0_SUBID		0x38
60*4882a593Smuzhiyun #define RALINK_PCI0_STATUS		0x50
61*4882a593Smuzhiyun #define PCIE_LINK_UP_ST			BIT(0)
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun #define PCIEPHY0_CFG			0x90
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun #define RALINK_PCIEPHY_P0_CTL_OFFSET	0x7498
66*4882a593Smuzhiyun #define RALINK_PCIE0_CLK_EN		BIT(26)
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun #define BUSY				0x80000000
69*4882a593Smuzhiyun #define WAITRETRY_MAX			10
70*4882a593Smuzhiyun #define WRITE_MODE			(1UL << 23)
71*4882a593Smuzhiyun #define DATA_SHIFT			0
72*4882a593Smuzhiyun #define ADDR_SHIFT			8
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun static void __iomem *bridge_base;
76*4882a593Smuzhiyun static void __iomem *pcie_base;
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun static struct reset_control *rstpcie0;
79*4882a593Smuzhiyun 
bridge_w32(u32 val,unsigned reg)80*4882a593Smuzhiyun static inline void bridge_w32(u32 val, unsigned reg)
81*4882a593Smuzhiyun {
82*4882a593Smuzhiyun 	iowrite32(val, bridge_base + reg);
83*4882a593Smuzhiyun }
84*4882a593Smuzhiyun 
bridge_r32(unsigned reg)85*4882a593Smuzhiyun static inline u32 bridge_r32(unsigned reg)
86*4882a593Smuzhiyun {
87*4882a593Smuzhiyun 	return ioread32(bridge_base + reg);
88*4882a593Smuzhiyun }
89*4882a593Smuzhiyun 
pcie_w32(u32 val,unsigned reg)90*4882a593Smuzhiyun static inline void pcie_w32(u32 val, unsigned reg)
91*4882a593Smuzhiyun {
92*4882a593Smuzhiyun 	iowrite32(val, pcie_base + reg);
93*4882a593Smuzhiyun }
94*4882a593Smuzhiyun 
pcie_r32(unsigned reg)95*4882a593Smuzhiyun static inline u32 pcie_r32(unsigned reg)
96*4882a593Smuzhiyun {
97*4882a593Smuzhiyun 	return ioread32(pcie_base + reg);
98*4882a593Smuzhiyun }
99*4882a593Smuzhiyun 
pcie_m32(u32 clr,u32 set,unsigned reg)100*4882a593Smuzhiyun static inline void pcie_m32(u32 clr, u32 set, unsigned reg)
101*4882a593Smuzhiyun {
102*4882a593Smuzhiyun 	u32 val = pcie_r32(reg);
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun 	val &= ~clr;
105*4882a593Smuzhiyun 	val |= set;
106*4882a593Smuzhiyun 	pcie_w32(val, reg);
107*4882a593Smuzhiyun }
108*4882a593Smuzhiyun 
wait_pciephy_busy(void)109*4882a593Smuzhiyun static int wait_pciephy_busy(void)
110*4882a593Smuzhiyun {
111*4882a593Smuzhiyun 	unsigned long reg_value = 0x0, retry = 0;
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun 	while (1) {
114*4882a593Smuzhiyun 		reg_value = pcie_r32(PCIEPHY0_CFG);
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun 		if (reg_value & BUSY)
117*4882a593Smuzhiyun 			mdelay(100);
118*4882a593Smuzhiyun 		else
119*4882a593Smuzhiyun 			break;
120*4882a593Smuzhiyun 		if (retry++ > WAITRETRY_MAX) {
121*4882a593Smuzhiyun 			pr_warn("PCIE-PHY retry failed.\n");
122*4882a593Smuzhiyun 			return -1;
123*4882a593Smuzhiyun 		}
124*4882a593Smuzhiyun 	}
125*4882a593Smuzhiyun 	return 0;
126*4882a593Smuzhiyun }
127*4882a593Smuzhiyun 
pcie_phy(unsigned long addr,unsigned long val)128*4882a593Smuzhiyun static void pcie_phy(unsigned long addr, unsigned long val)
129*4882a593Smuzhiyun {
130*4882a593Smuzhiyun 	wait_pciephy_busy();
131*4882a593Smuzhiyun 	pcie_w32(WRITE_MODE | (val << DATA_SHIFT) | (addr << ADDR_SHIFT),
132*4882a593Smuzhiyun 		 PCIEPHY0_CFG);
133*4882a593Smuzhiyun 	mdelay(1);
134*4882a593Smuzhiyun 	wait_pciephy_busy();
135*4882a593Smuzhiyun }
136*4882a593Smuzhiyun 
pci_config_read(struct pci_bus * bus,unsigned int devfn,int where,int size,u32 * val)137*4882a593Smuzhiyun static int pci_config_read(struct pci_bus *bus, unsigned int devfn, int where,
138*4882a593Smuzhiyun 			   int size, u32 *val)
139*4882a593Smuzhiyun {
140*4882a593Smuzhiyun 	unsigned int slot = PCI_SLOT(devfn);
141*4882a593Smuzhiyun 	u8 func = PCI_FUNC(devfn);
142*4882a593Smuzhiyun 	u32 address;
143*4882a593Smuzhiyun 	u32 data;
144*4882a593Smuzhiyun 	u32 num = 0;
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun 	if (bus)
147*4882a593Smuzhiyun 		num = bus->number;
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun 	address = (((where & 0xF00) >> 8) << 24) | (num << 16) | (slot << 11) |
150*4882a593Smuzhiyun 		  (func << 8) | (where & 0xfc) | 0x80000000;
151*4882a593Smuzhiyun 	bridge_w32(address, RALINK_PCI_CONFIG_ADDR);
152*4882a593Smuzhiyun 	data = bridge_r32(RALINK_PCI_CONFIG_DATA_VIRT_REG);
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun 	switch (size) {
155*4882a593Smuzhiyun 	case 1:
156*4882a593Smuzhiyun 		*val = (data >> ((where & 3) << 3)) & 0xff;
157*4882a593Smuzhiyun 		break;
158*4882a593Smuzhiyun 	case 2:
159*4882a593Smuzhiyun 		*val = (data >> ((where & 3) << 3)) & 0xffff;
160*4882a593Smuzhiyun 		break;
161*4882a593Smuzhiyun 	case 4:
162*4882a593Smuzhiyun 		*val = data;
163*4882a593Smuzhiyun 		break;
164*4882a593Smuzhiyun 	}
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun 	return PCIBIOS_SUCCESSFUL;
167*4882a593Smuzhiyun }
168*4882a593Smuzhiyun 
pci_config_write(struct pci_bus * bus,unsigned int devfn,int where,int size,u32 val)169*4882a593Smuzhiyun static int pci_config_write(struct pci_bus *bus, unsigned int devfn, int where,
170*4882a593Smuzhiyun 			    int size, u32 val)
171*4882a593Smuzhiyun {
172*4882a593Smuzhiyun 	unsigned int slot = PCI_SLOT(devfn);
173*4882a593Smuzhiyun 	u8 func = PCI_FUNC(devfn);
174*4882a593Smuzhiyun 	u32 address;
175*4882a593Smuzhiyun 	u32 data;
176*4882a593Smuzhiyun 	u32 num = 0;
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun 	if (bus)
179*4882a593Smuzhiyun 		num = bus->number;
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun 	address = (((where & 0xF00) >> 8) << 24) | (num << 16) | (slot << 11) |
182*4882a593Smuzhiyun 		  (func << 8) | (where & 0xfc) | 0x80000000;
183*4882a593Smuzhiyun 	bridge_w32(address, RALINK_PCI_CONFIG_ADDR);
184*4882a593Smuzhiyun 	data = bridge_r32(RALINK_PCI_CONFIG_DATA_VIRT_REG);
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun 	switch (size) {
187*4882a593Smuzhiyun 	case 1:
188*4882a593Smuzhiyun 		data = (data & ~(0xff << ((where & 3) << 3))) |
189*4882a593Smuzhiyun 			(val << ((where & 3) << 3));
190*4882a593Smuzhiyun 		break;
191*4882a593Smuzhiyun 	case 2:
192*4882a593Smuzhiyun 		data = (data & ~(0xffff << ((where & 3) << 3))) |
193*4882a593Smuzhiyun 			(val << ((where & 3) << 3));
194*4882a593Smuzhiyun 		break;
195*4882a593Smuzhiyun 	case 4:
196*4882a593Smuzhiyun 		data = val;
197*4882a593Smuzhiyun 		break;
198*4882a593Smuzhiyun 	}
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun 	bridge_w32(data, RALINK_PCI_CONFIG_DATA_VIRT_REG);
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun 	return PCIBIOS_SUCCESSFUL;
203*4882a593Smuzhiyun }
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun struct pci_ops mt7620_pci_ops = {
206*4882a593Smuzhiyun 	.read	= pci_config_read,
207*4882a593Smuzhiyun 	.write	= pci_config_write,
208*4882a593Smuzhiyun };
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun static struct resource mt7620_res_pci_mem1;
211*4882a593Smuzhiyun static struct resource mt7620_res_pci_io1;
212*4882a593Smuzhiyun struct pci_controller mt7620_controller = {
213*4882a593Smuzhiyun 	.pci_ops	= &mt7620_pci_ops,
214*4882a593Smuzhiyun 	.mem_resource	= &mt7620_res_pci_mem1,
215*4882a593Smuzhiyun 	.mem_offset	= 0x00000000UL,
216*4882a593Smuzhiyun 	.io_resource	= &mt7620_res_pci_io1,
217*4882a593Smuzhiyun 	.io_offset	= 0x00000000UL,
218*4882a593Smuzhiyun 	.io_map_base	= 0xa0000000,
219*4882a593Smuzhiyun };
220*4882a593Smuzhiyun 
mt7620_pci_hw_init(struct platform_device * pdev)221*4882a593Smuzhiyun static int mt7620_pci_hw_init(struct platform_device *pdev)
222*4882a593Smuzhiyun {
223*4882a593Smuzhiyun 	/* bypass PCIe DLL */
224*4882a593Smuzhiyun 	pcie_phy(0x0, 0x80);
225*4882a593Smuzhiyun 	pcie_phy(0x1, 0x04);
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun 	/* Elastic buffer control */
228*4882a593Smuzhiyun 	pcie_phy(0x68, 0xB4);
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun 	/* put core into reset */
231*4882a593Smuzhiyun 	pcie_m32(0, PCIRST, RALINK_PCI_PCICFG_ADDR);
232*4882a593Smuzhiyun 	reset_control_assert(rstpcie0);
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun 	/* disable power and all clocks */
235*4882a593Smuzhiyun 	rt_sysc_m32(RALINK_PCIE0_CLK_EN, 0, RALINK_CLKCFG1);
236*4882a593Smuzhiyun 	rt_sysc_m32(LC_CKDRVPD, PDRV_SW_SET, PPLL_DRV);
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun 	/* bring core out of reset */
239*4882a593Smuzhiyun 	reset_control_deassert(rstpcie0);
240*4882a593Smuzhiyun 	rt_sysc_m32(0, RALINK_PCIE0_CLK_EN, RALINK_CLKCFG1);
241*4882a593Smuzhiyun 	mdelay(100);
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun 	if (!(rt_sysc_r32(PPLL_CFG1) & PPLL_LD)) {
244*4882a593Smuzhiyun 		dev_err(&pdev->dev, "pcie PLL not locked, aborting init\n");
245*4882a593Smuzhiyun 		reset_control_assert(rstpcie0);
246*4882a593Smuzhiyun 		rt_sysc_m32(RALINK_PCIE0_CLK_EN, 0, RALINK_CLKCFG1);
247*4882a593Smuzhiyun 		return -1;
248*4882a593Smuzhiyun 	}
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun 	/* power up the bus */
251*4882a593Smuzhiyun 	rt_sysc_m32(LC_CKDRVHZ | LC_CKDRVOHZ, LC_CKDRVPD | PDRV_SW_SET,
252*4882a593Smuzhiyun 		    PPLL_DRV);
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun 	return 0;
255*4882a593Smuzhiyun }
256*4882a593Smuzhiyun 
mt7628_pci_hw_init(struct platform_device * pdev)257*4882a593Smuzhiyun static int mt7628_pci_hw_init(struct platform_device *pdev)
258*4882a593Smuzhiyun {
259*4882a593Smuzhiyun 	u32 val = 0;
260*4882a593Smuzhiyun 
261*4882a593Smuzhiyun 	/* bring the core out of reset */
262*4882a593Smuzhiyun 	rt_sysc_m32(BIT(16), 0, RALINK_GPIOMODE);
263*4882a593Smuzhiyun 	reset_control_deassert(rstpcie0);
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun 	/* enable the pci clk */
266*4882a593Smuzhiyun 	rt_sysc_m32(0, RALINK_PCIE0_CLK_EN, RALINK_CLKCFG1);
267*4882a593Smuzhiyun 	mdelay(100);
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun 	/* voodoo from the SDK driver */
270*4882a593Smuzhiyun 	pcie_m32(~0xff, 0x5, RALINK_PCIEPHY_P0_CTL_OFFSET);
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun 	pci_config_read(NULL, 0, 0x70c, 4, &val);
273*4882a593Smuzhiyun 	val &= ~(0xff) << 8;
274*4882a593Smuzhiyun 	val |= 0x50 << 8;
275*4882a593Smuzhiyun 	pci_config_write(NULL, 0, 0x70c, 4, val);
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun 	pci_config_read(NULL, 0, 0x70c, 4, &val);
278*4882a593Smuzhiyun 	dev_err(&pdev->dev, "Port 0 N_FTS = %x\n", (unsigned int) val);
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun 	return 0;
281*4882a593Smuzhiyun }
282*4882a593Smuzhiyun 
mt7620_pci_probe(struct platform_device * pdev)283*4882a593Smuzhiyun static int mt7620_pci_probe(struct platform_device *pdev)
284*4882a593Smuzhiyun {
285*4882a593Smuzhiyun 	struct resource *bridge_res = platform_get_resource(pdev,
286*4882a593Smuzhiyun 							    IORESOURCE_MEM, 0);
287*4882a593Smuzhiyun 	struct resource *pcie_res = platform_get_resource(pdev,
288*4882a593Smuzhiyun 							  IORESOURCE_MEM, 1);
289*4882a593Smuzhiyun 	u32 val = 0;
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun 	rstpcie0 = devm_reset_control_get_exclusive(&pdev->dev, "pcie0");
292*4882a593Smuzhiyun 	if (IS_ERR(rstpcie0))
293*4882a593Smuzhiyun 		return PTR_ERR(rstpcie0);
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun 	bridge_base = devm_ioremap_resource(&pdev->dev, bridge_res);
296*4882a593Smuzhiyun 	if (IS_ERR(bridge_base))
297*4882a593Smuzhiyun 		return PTR_ERR(bridge_base);
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun 	pcie_base = devm_ioremap_resource(&pdev->dev, pcie_res);
300*4882a593Smuzhiyun 	if (IS_ERR(pcie_base))
301*4882a593Smuzhiyun 		return PTR_ERR(pcie_base);
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun 	iomem_resource.start = 0;
304*4882a593Smuzhiyun 	iomem_resource.end = ~0;
305*4882a593Smuzhiyun 	ioport_resource.start = 0;
306*4882a593Smuzhiyun 	ioport_resource.end = ~0;
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun 	/* bring up the pci core */
309*4882a593Smuzhiyun 	switch (ralink_soc) {
310*4882a593Smuzhiyun 	case MT762X_SOC_MT7620A:
311*4882a593Smuzhiyun 		if (mt7620_pci_hw_init(pdev))
312*4882a593Smuzhiyun 			return -1;
313*4882a593Smuzhiyun 		break;
314*4882a593Smuzhiyun 
315*4882a593Smuzhiyun 	case MT762X_SOC_MT7628AN:
316*4882a593Smuzhiyun 	case MT762X_SOC_MT7688:
317*4882a593Smuzhiyun 		if (mt7628_pci_hw_init(pdev))
318*4882a593Smuzhiyun 			return -1;
319*4882a593Smuzhiyun 		break;
320*4882a593Smuzhiyun 
321*4882a593Smuzhiyun 	default:
322*4882a593Smuzhiyun 		dev_err(&pdev->dev, "pcie is not supported on this hardware\n");
323*4882a593Smuzhiyun 		return -1;
324*4882a593Smuzhiyun 	}
325*4882a593Smuzhiyun 	mdelay(50);
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun 	/* enable write access */
328*4882a593Smuzhiyun 	pcie_m32(PCIRST, 0, RALINK_PCI_PCICFG_ADDR);
329*4882a593Smuzhiyun 	mdelay(100);
330*4882a593Smuzhiyun 
331*4882a593Smuzhiyun 	/* check if there is a card present */
332*4882a593Smuzhiyun 	if ((pcie_r32(RALINK_PCI0_STATUS) & PCIE_LINK_UP_ST) == 0) {
333*4882a593Smuzhiyun 		reset_control_assert(rstpcie0);
334*4882a593Smuzhiyun 		rt_sysc_m32(RALINK_PCIE0_CLK_EN, 0, RALINK_CLKCFG1);
335*4882a593Smuzhiyun 		if (ralink_soc == MT762X_SOC_MT7620A)
336*4882a593Smuzhiyun 			rt_sysc_m32(LC_CKDRVPD, PDRV_SW_SET, PPLL_DRV);
337*4882a593Smuzhiyun 		dev_err(&pdev->dev, "PCIE0 no card, disable it(RST&CLK)\n");
338*4882a593Smuzhiyun 		return -1;
339*4882a593Smuzhiyun 	}
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun 	/* setup ranges */
342*4882a593Smuzhiyun 	bridge_w32(0xffffffff, RALINK_PCI_MEMBASE);
343*4882a593Smuzhiyun 	bridge_w32(RALINK_PCI_IO_MAP_BASE, RALINK_PCI_IOBASE);
344*4882a593Smuzhiyun 
345*4882a593Smuzhiyun 	pcie_w32(0x7FFF0001, RALINK_PCI0_BAR0SETUP_ADDR);
346*4882a593Smuzhiyun 	pcie_w32(RALINK_PCI_MEMORY_BASE, RALINK_PCI0_IMBASEBAR0_ADDR);
347*4882a593Smuzhiyun 	pcie_w32(0x06040001, RALINK_PCI0_CLASS);
348*4882a593Smuzhiyun 
349*4882a593Smuzhiyun 	/* enable interrupts */
350*4882a593Smuzhiyun 	pcie_m32(0, PCIINT2, RALINK_PCI_PCIENA);
351*4882a593Smuzhiyun 
352*4882a593Smuzhiyun 	/* voodoo from the SDK driver */
353*4882a593Smuzhiyun 	pci_config_read(NULL, 0, 4, 4, &val);
354*4882a593Smuzhiyun 	pci_config_write(NULL, 0, 4, 4, val | 0x7);
355*4882a593Smuzhiyun 
356*4882a593Smuzhiyun 	pci_load_of_ranges(&mt7620_controller, pdev->dev.of_node);
357*4882a593Smuzhiyun 	register_pci_controller(&mt7620_controller);
358*4882a593Smuzhiyun 
359*4882a593Smuzhiyun 	return 0;
360*4882a593Smuzhiyun }
361*4882a593Smuzhiyun 
pcibios_map_irq(const struct pci_dev * dev,u8 slot,u8 pin)362*4882a593Smuzhiyun int pcibios_map_irq(const struct pci_dev *dev, u8 slot, u8 pin)
363*4882a593Smuzhiyun {
364*4882a593Smuzhiyun 	u16 cmd;
365*4882a593Smuzhiyun 	u32 val;
366*4882a593Smuzhiyun 	int irq = 0;
367*4882a593Smuzhiyun 
368*4882a593Smuzhiyun 	if ((dev->bus->number == 0) && (slot == 0)) {
369*4882a593Smuzhiyun 		pcie_w32(0x7FFF0001, RALINK_PCI0_BAR0SETUP_ADDR);
370*4882a593Smuzhiyun 		pci_config_write(dev->bus, 0, PCI_BASE_ADDRESS_0, 4,
371*4882a593Smuzhiyun 				 RALINK_PCI_MEMORY_BASE);
372*4882a593Smuzhiyun 		pci_config_read(dev->bus, 0, PCI_BASE_ADDRESS_0, 4, &val);
373*4882a593Smuzhiyun 	} else if ((dev->bus->number == 1) && (slot == 0x0)) {
374*4882a593Smuzhiyun 		irq = RALINK_INT_PCIE0;
375*4882a593Smuzhiyun 	} else {
376*4882a593Smuzhiyun 		dev_err(&dev->dev, "no irq found - bus=0x%x, slot = 0x%x\n",
377*4882a593Smuzhiyun 			dev->bus->number, slot);
378*4882a593Smuzhiyun 		return 0;
379*4882a593Smuzhiyun 	}
380*4882a593Smuzhiyun 	dev_err(&dev->dev, "card - bus=0x%x, slot = 0x%x irq=%d\n",
381*4882a593Smuzhiyun 		dev->bus->number, slot, irq);
382*4882a593Smuzhiyun 
383*4882a593Smuzhiyun 	/* configure the cache line size to 0x14 */
384*4882a593Smuzhiyun 	pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, 0x14);
385*4882a593Smuzhiyun 
386*4882a593Smuzhiyun 	/* configure latency timer to 0xff */
387*4882a593Smuzhiyun 	pci_write_config_byte(dev, PCI_LATENCY_TIMER, 0xff);
388*4882a593Smuzhiyun 	pci_read_config_word(dev, PCI_COMMAND, &cmd);
389*4882a593Smuzhiyun 
390*4882a593Smuzhiyun 	/* setup the slot */
391*4882a593Smuzhiyun 	cmd = cmd | PCI_COMMAND_MASTER | PCI_COMMAND_IO | PCI_COMMAND_MEMORY;
392*4882a593Smuzhiyun 	pci_write_config_word(dev, PCI_COMMAND, cmd);
393*4882a593Smuzhiyun 	pci_write_config_byte(dev, PCI_INTERRUPT_LINE, dev->irq);
394*4882a593Smuzhiyun 
395*4882a593Smuzhiyun 	return irq;
396*4882a593Smuzhiyun }
397*4882a593Smuzhiyun 
pcibios_plat_dev_init(struct pci_dev * dev)398*4882a593Smuzhiyun int pcibios_plat_dev_init(struct pci_dev *dev)
399*4882a593Smuzhiyun {
400*4882a593Smuzhiyun 	return 0;
401*4882a593Smuzhiyun }
402*4882a593Smuzhiyun 
403*4882a593Smuzhiyun static const struct of_device_id mt7620_pci_ids[] = {
404*4882a593Smuzhiyun 	{ .compatible = "mediatek,mt7620-pci" },
405*4882a593Smuzhiyun 	{},
406*4882a593Smuzhiyun };
407*4882a593Smuzhiyun 
408*4882a593Smuzhiyun static struct platform_driver mt7620_pci_driver = {
409*4882a593Smuzhiyun 	.probe = mt7620_pci_probe,
410*4882a593Smuzhiyun 	.driver = {
411*4882a593Smuzhiyun 		.name = "mt7620-pci",
412*4882a593Smuzhiyun 		.of_match_table = of_match_ptr(mt7620_pci_ids),
413*4882a593Smuzhiyun 	},
414*4882a593Smuzhiyun };
415*4882a593Smuzhiyun 
mt7620_pci_init(void)416*4882a593Smuzhiyun static int __init mt7620_pci_init(void)
417*4882a593Smuzhiyun {
418*4882a593Smuzhiyun 	return platform_driver_register(&mt7620_pci_driver);
419*4882a593Smuzhiyun }
420*4882a593Smuzhiyun 
421*4882a593Smuzhiyun arch_initcall(mt7620_pci_init);
422