1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (C) 1999, 2000, 2004, 2005 MIPS Technologies, Inc.
4*4882a593Smuzhiyun * All rights reserved.
5*4882a593Smuzhiyun * Authors: Carsten Langgaard <carstenl@mips.com>
6*4882a593Smuzhiyun * Maciej W. Rozycki <macro@mips.com>
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * Copyright (C) 2004 by Ralf Baechle (ralf@linux-mips.org)
9*4882a593Smuzhiyun *
10*4882a593Smuzhiyun * MIPS boards specific PCI support.
11*4882a593Smuzhiyun */
12*4882a593Smuzhiyun #include <linux/types.h>
13*4882a593Smuzhiyun #include <linux/pci.h>
14*4882a593Smuzhiyun #include <linux/kernel.h>
15*4882a593Smuzhiyun #include <linux/init.h>
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun #include <asm/gt64120.h>
18*4882a593Smuzhiyun #include <asm/mips-cps.h>
19*4882a593Smuzhiyun #include <asm/mips-boards/generic.h>
20*4882a593Smuzhiyun #include <asm/mips-boards/bonito64.h>
21*4882a593Smuzhiyun #include <asm/mips-boards/msc01_pci.h>
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun static struct resource bonito64_mem_resource = {
24*4882a593Smuzhiyun .name = "Bonito PCI MEM",
25*4882a593Smuzhiyun .flags = IORESOURCE_MEM,
26*4882a593Smuzhiyun };
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun static struct resource bonito64_io_resource = {
29*4882a593Smuzhiyun .name = "Bonito PCI I/O",
30*4882a593Smuzhiyun .start = 0x00000000UL,
31*4882a593Smuzhiyun .end = 0x000fffffUL,
32*4882a593Smuzhiyun .flags = IORESOURCE_IO,
33*4882a593Smuzhiyun };
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun static struct resource gt64120_mem_resource = {
36*4882a593Smuzhiyun .name = "GT-64120 PCI MEM",
37*4882a593Smuzhiyun .flags = IORESOURCE_MEM,
38*4882a593Smuzhiyun };
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun static struct resource gt64120_io_resource = {
41*4882a593Smuzhiyun .name = "GT-64120 PCI I/O",
42*4882a593Smuzhiyun .flags = IORESOURCE_IO,
43*4882a593Smuzhiyun };
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun static struct resource msc_mem_resource = {
46*4882a593Smuzhiyun .name = "MSC PCI MEM",
47*4882a593Smuzhiyun .flags = IORESOURCE_MEM,
48*4882a593Smuzhiyun };
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun static struct resource msc_io_resource = {
51*4882a593Smuzhiyun .name = "MSC PCI I/O",
52*4882a593Smuzhiyun .flags = IORESOURCE_IO,
53*4882a593Smuzhiyun };
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun extern struct pci_ops bonito64_pci_ops;
56*4882a593Smuzhiyun extern struct pci_ops gt64xxx_pci0_ops;
57*4882a593Smuzhiyun extern struct pci_ops msc_pci_ops;
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun static struct pci_controller bonito64_controller = {
60*4882a593Smuzhiyun .pci_ops = &bonito64_pci_ops,
61*4882a593Smuzhiyun .io_resource = &bonito64_io_resource,
62*4882a593Smuzhiyun .mem_resource = &bonito64_mem_resource,
63*4882a593Smuzhiyun .io_offset = 0x00000000UL,
64*4882a593Smuzhiyun };
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun static struct pci_controller gt64120_controller = {
67*4882a593Smuzhiyun .pci_ops = >64xxx_pci0_ops,
68*4882a593Smuzhiyun .io_resource = >64120_io_resource,
69*4882a593Smuzhiyun .mem_resource = >64120_mem_resource,
70*4882a593Smuzhiyun };
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun static struct pci_controller msc_controller = {
73*4882a593Smuzhiyun .pci_ops = &msc_pci_ops,
74*4882a593Smuzhiyun .io_resource = &msc_io_resource,
75*4882a593Smuzhiyun .mem_resource = &msc_mem_resource,
76*4882a593Smuzhiyun };
77*4882a593Smuzhiyun
mips_pcibios_init(void)78*4882a593Smuzhiyun void __init mips_pcibios_init(void)
79*4882a593Smuzhiyun {
80*4882a593Smuzhiyun struct pci_controller *controller;
81*4882a593Smuzhiyun resource_size_t start, end, map, start1, end1, map1, map2, map3, mask;
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun switch (mips_revision_sconid) {
84*4882a593Smuzhiyun case MIPS_REVISION_SCON_GT64120:
85*4882a593Smuzhiyun /*
86*4882a593Smuzhiyun * Due to a bug in the Galileo system controller, we need
87*4882a593Smuzhiyun * to setup the PCI BAR for the Galileo internal registers.
88*4882a593Smuzhiyun * This should be done in the bios/bootprom and will be
89*4882a593Smuzhiyun * fixed in a later revision of YAMON (the MIPS boards
90*4882a593Smuzhiyun * boot prom).
91*4882a593Smuzhiyun */
92*4882a593Smuzhiyun GT_WRITE(GT_PCI0_CFGADDR_OFS,
93*4882a593Smuzhiyun (0 << GT_PCI0_CFGADDR_BUSNUM_SHF) | /* Local bus */
94*4882a593Smuzhiyun (0 << GT_PCI0_CFGADDR_DEVNUM_SHF) | /* GT64120 dev */
95*4882a593Smuzhiyun (0 << GT_PCI0_CFGADDR_FUNCTNUM_SHF) | /* Function 0*/
96*4882a593Smuzhiyun ((0x20/4) << GT_PCI0_CFGADDR_REGNUM_SHF) | /* BAR 4*/
97*4882a593Smuzhiyun GT_PCI0_CFGADDR_CONFIGEN_BIT);
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun /* Perform the write */
100*4882a593Smuzhiyun GT_WRITE(GT_PCI0_CFGDATA_OFS, CPHYSADDR(MIPS_GT_BASE));
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun /* Set up resource ranges from the controller's registers. */
103*4882a593Smuzhiyun start = GT_READ(GT_PCI0M0LD_OFS);
104*4882a593Smuzhiyun end = GT_READ(GT_PCI0M0HD_OFS);
105*4882a593Smuzhiyun map = GT_READ(GT_PCI0M0REMAP_OFS);
106*4882a593Smuzhiyun end = (end & GT_PCI_HD_MSK) | (start & ~GT_PCI_HD_MSK);
107*4882a593Smuzhiyun start1 = GT_READ(GT_PCI0M1LD_OFS);
108*4882a593Smuzhiyun end1 = GT_READ(GT_PCI0M1HD_OFS);
109*4882a593Smuzhiyun map1 = GT_READ(GT_PCI0M1REMAP_OFS);
110*4882a593Smuzhiyun end1 = (end1 & GT_PCI_HD_MSK) | (start1 & ~GT_PCI_HD_MSK);
111*4882a593Smuzhiyun /* Cannot support multiple windows, use the wider. */
112*4882a593Smuzhiyun if (end1 - start1 > end - start) {
113*4882a593Smuzhiyun start = start1;
114*4882a593Smuzhiyun end = end1;
115*4882a593Smuzhiyun map = map1;
116*4882a593Smuzhiyun }
117*4882a593Smuzhiyun mask = ~(start ^ end);
118*4882a593Smuzhiyun /* We don't support remapping with a discontiguous mask. */
119*4882a593Smuzhiyun BUG_ON((start & GT_PCI_HD_MSK) != (map & GT_PCI_HD_MSK) &&
120*4882a593Smuzhiyun mask != ~((mask & -mask) - 1));
121*4882a593Smuzhiyun gt64120_mem_resource.start = start;
122*4882a593Smuzhiyun gt64120_mem_resource.end = end;
123*4882a593Smuzhiyun gt64120_controller.mem_offset = (start & mask) - (map & mask);
124*4882a593Smuzhiyun /* Addresses are 36-bit, so do shifts in the destinations. */
125*4882a593Smuzhiyun gt64120_mem_resource.start <<= GT_PCI_DCRM_SHF;
126*4882a593Smuzhiyun gt64120_mem_resource.end <<= GT_PCI_DCRM_SHF;
127*4882a593Smuzhiyun gt64120_mem_resource.end |= (1 << GT_PCI_DCRM_SHF) - 1;
128*4882a593Smuzhiyun gt64120_controller.mem_offset <<= GT_PCI_DCRM_SHF;
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun start = GT_READ(GT_PCI0IOLD_OFS);
131*4882a593Smuzhiyun end = GT_READ(GT_PCI0IOHD_OFS);
132*4882a593Smuzhiyun map = GT_READ(GT_PCI0IOREMAP_OFS);
133*4882a593Smuzhiyun end = (end & GT_PCI_HD_MSK) | (start & ~GT_PCI_HD_MSK);
134*4882a593Smuzhiyun mask = ~(start ^ end);
135*4882a593Smuzhiyun /* We don't support remapping with a discontiguous mask. */
136*4882a593Smuzhiyun BUG_ON((start & GT_PCI_HD_MSK) != (map & GT_PCI_HD_MSK) &&
137*4882a593Smuzhiyun mask != ~((mask & -mask) - 1));
138*4882a593Smuzhiyun gt64120_io_resource.start = map & mask;
139*4882a593Smuzhiyun gt64120_io_resource.end = (map & mask) | ~mask;
140*4882a593Smuzhiyun gt64120_controller.io_offset = 0;
141*4882a593Smuzhiyun /* Addresses are 36-bit, so do shifts in the destinations. */
142*4882a593Smuzhiyun gt64120_io_resource.start <<= GT_PCI_DCRM_SHF;
143*4882a593Smuzhiyun gt64120_io_resource.end <<= GT_PCI_DCRM_SHF;
144*4882a593Smuzhiyun gt64120_io_resource.end |= (1 << GT_PCI_DCRM_SHF) - 1;
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun controller = >64120_controller;
147*4882a593Smuzhiyun break;
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun case MIPS_REVISION_SCON_BONITO:
150*4882a593Smuzhiyun /* Set up resource ranges from the controller's registers. */
151*4882a593Smuzhiyun map = BONITO_PCIMAP;
152*4882a593Smuzhiyun map1 = (BONITO_PCIMAP & BONITO_PCIMAP_PCIMAP_LO0) >>
153*4882a593Smuzhiyun BONITO_PCIMAP_PCIMAP_LO0_SHIFT;
154*4882a593Smuzhiyun map2 = (BONITO_PCIMAP & BONITO_PCIMAP_PCIMAP_LO1) >>
155*4882a593Smuzhiyun BONITO_PCIMAP_PCIMAP_LO1_SHIFT;
156*4882a593Smuzhiyun map3 = (BONITO_PCIMAP & BONITO_PCIMAP_PCIMAP_LO2) >>
157*4882a593Smuzhiyun BONITO_PCIMAP_PCIMAP_LO2_SHIFT;
158*4882a593Smuzhiyun /* Combine as many adjacent windows as possible. */
159*4882a593Smuzhiyun map = map1;
160*4882a593Smuzhiyun start = BONITO_PCILO0_BASE;
161*4882a593Smuzhiyun end = 1;
162*4882a593Smuzhiyun if (map3 == map2 + 1) {
163*4882a593Smuzhiyun map = map2;
164*4882a593Smuzhiyun start = BONITO_PCILO1_BASE;
165*4882a593Smuzhiyun end++;
166*4882a593Smuzhiyun }
167*4882a593Smuzhiyun if (map2 == map1 + 1) {
168*4882a593Smuzhiyun map = map1;
169*4882a593Smuzhiyun start = BONITO_PCILO0_BASE;
170*4882a593Smuzhiyun end++;
171*4882a593Smuzhiyun }
172*4882a593Smuzhiyun bonito64_mem_resource.start = start;
173*4882a593Smuzhiyun bonito64_mem_resource.end = start +
174*4882a593Smuzhiyun BONITO_PCIMAP_WINBASE(end) - 1;
175*4882a593Smuzhiyun bonito64_controller.mem_offset = start -
176*4882a593Smuzhiyun BONITO_PCIMAP_WINBASE(map);
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun controller = &bonito64_controller;
179*4882a593Smuzhiyun break;
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun case MIPS_REVISION_SCON_SOCIT:
182*4882a593Smuzhiyun case MIPS_REVISION_SCON_ROCIT:
183*4882a593Smuzhiyun case MIPS_REVISION_SCON_SOCITSC:
184*4882a593Smuzhiyun case MIPS_REVISION_SCON_SOCITSCP:
185*4882a593Smuzhiyun /* Set up resource ranges from the controller's registers. */
186*4882a593Smuzhiyun MSC_READ(MSC01_PCI_SC2PMBASL, start);
187*4882a593Smuzhiyun MSC_READ(MSC01_PCI_SC2PMMSKL, mask);
188*4882a593Smuzhiyun MSC_READ(MSC01_PCI_SC2PMMAPL, map);
189*4882a593Smuzhiyun msc_mem_resource.start = start & mask;
190*4882a593Smuzhiyun msc_mem_resource.end = (start & mask) | ~mask;
191*4882a593Smuzhiyun msc_controller.mem_offset = (start & mask) - (map & mask);
192*4882a593Smuzhiyun if (mips_cps_numiocu(0)) {
193*4882a593Smuzhiyun write_gcr_reg0_base(start);
194*4882a593Smuzhiyun write_gcr_reg0_mask(mask |
195*4882a593Smuzhiyun CM_GCR_REGn_MASK_CMTGT_IOCU0);
196*4882a593Smuzhiyun }
197*4882a593Smuzhiyun MSC_READ(MSC01_PCI_SC2PIOBASL, start);
198*4882a593Smuzhiyun MSC_READ(MSC01_PCI_SC2PIOMSKL, mask);
199*4882a593Smuzhiyun MSC_READ(MSC01_PCI_SC2PIOMAPL, map);
200*4882a593Smuzhiyun msc_io_resource.start = map & mask;
201*4882a593Smuzhiyun msc_io_resource.end = (map & mask) | ~mask;
202*4882a593Smuzhiyun msc_controller.io_offset = 0;
203*4882a593Smuzhiyun ioport_resource.end = ~mask;
204*4882a593Smuzhiyun if (mips_cps_numiocu(0)) {
205*4882a593Smuzhiyun write_gcr_reg1_base(start);
206*4882a593Smuzhiyun write_gcr_reg1_mask(mask |
207*4882a593Smuzhiyun CM_GCR_REGn_MASK_CMTGT_IOCU0);
208*4882a593Smuzhiyun }
209*4882a593Smuzhiyun /* If ranges overlap I/O takes precedence. */
210*4882a593Smuzhiyun start = start & mask;
211*4882a593Smuzhiyun end = start | ~mask;
212*4882a593Smuzhiyun if ((start >= msc_mem_resource.start &&
213*4882a593Smuzhiyun start <= msc_mem_resource.end) ||
214*4882a593Smuzhiyun (end >= msc_mem_resource.start &&
215*4882a593Smuzhiyun end <= msc_mem_resource.end)) {
216*4882a593Smuzhiyun /* Use the larger space. */
217*4882a593Smuzhiyun start = max(start, msc_mem_resource.start);
218*4882a593Smuzhiyun end = min(end, msc_mem_resource.end);
219*4882a593Smuzhiyun if (start - msc_mem_resource.start >=
220*4882a593Smuzhiyun msc_mem_resource.end - end)
221*4882a593Smuzhiyun msc_mem_resource.end = start - 1;
222*4882a593Smuzhiyun else
223*4882a593Smuzhiyun msc_mem_resource.start = end + 1;
224*4882a593Smuzhiyun }
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun controller = &msc_controller;
227*4882a593Smuzhiyun break;
228*4882a593Smuzhiyun default:
229*4882a593Smuzhiyun return;
230*4882a593Smuzhiyun }
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun /* PIIX4 ACPI starts at 0x1000 */
233*4882a593Smuzhiyun if (controller->io_resource->start < 0x00001000UL)
234*4882a593Smuzhiyun controller->io_resource->start = 0x00001000UL;
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun iomem_resource.end &= 0xfffffffffULL; /* 64 GB */
237*4882a593Smuzhiyun ioport_resource.end = controller->io_resource->end;
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun controller->io_map_base = mips_io_port_base;
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun register_pci_controller(controller);
242*4882a593Smuzhiyun }
243