xref: /OK3568_Linux_fs/kernel/arch/mips/pci/pci-legacy.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Copyright (C) 2003, 04, 11 Ralf Baechle (ralf@linux-mips.org)
5*4882a593Smuzhiyun  * Copyright (C) 2011 Wind River Systems,
6*4882a593Smuzhiyun  *   written by Ralf Baechle (ralf@linux-mips.org)
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun #include <linux/bug.h>
9*4882a593Smuzhiyun #include <linux/kernel.h>
10*4882a593Smuzhiyun #include <linux/mm.h>
11*4882a593Smuzhiyun #include <linux/memblock.h>
12*4882a593Smuzhiyun #include <linux/export.h>
13*4882a593Smuzhiyun #include <linux/init.h>
14*4882a593Smuzhiyun #include <linux/types.h>
15*4882a593Smuzhiyun #include <linux/pci.h>
16*4882a593Smuzhiyun #include <linux/of_address.h>
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun #include <asm/cpu-info.h>
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun /*
21*4882a593Smuzhiyun  * If PCI_PROBE_ONLY in pci_flags is set, we don't change any PCI resource
22*4882a593Smuzhiyun  * assignments.
23*4882a593Smuzhiyun  */
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun /*
26*4882a593Smuzhiyun  * The PCI controller list.
27*4882a593Smuzhiyun  */
28*4882a593Smuzhiyun static LIST_HEAD(controllers);
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun static int pci_initialized;
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun /*
33*4882a593Smuzhiyun  * We need to avoid collisions with `mirrored' VGA ports
34*4882a593Smuzhiyun  * and other strange ISA hardware, so we always want the
35*4882a593Smuzhiyun  * addresses to be allocated in the 0x000-0x0ff region
36*4882a593Smuzhiyun  * modulo 0x400.
37*4882a593Smuzhiyun  *
38*4882a593Smuzhiyun  * Why? Because some silly external IO cards only decode
39*4882a593Smuzhiyun  * the low 10 bits of the IO address. The 0x00-0xff region
40*4882a593Smuzhiyun  * is reserved for motherboard devices that decode all 16
41*4882a593Smuzhiyun  * bits, so it's ok to allocate at, say, 0x2800-0x28ff,
42*4882a593Smuzhiyun  * but we want to try to avoid allocating at 0x2900-0x2bff
43*4882a593Smuzhiyun  * which might have be mirrored at 0x0100-0x03ff..
44*4882a593Smuzhiyun  */
45*4882a593Smuzhiyun resource_size_t
pcibios_align_resource(void * data,const struct resource * res,resource_size_t size,resource_size_t align)46*4882a593Smuzhiyun pcibios_align_resource(void *data, const struct resource *res,
47*4882a593Smuzhiyun 		       resource_size_t size, resource_size_t align)
48*4882a593Smuzhiyun {
49*4882a593Smuzhiyun 	struct pci_dev *dev = data;
50*4882a593Smuzhiyun 	struct pci_controller *hose = dev->sysdata;
51*4882a593Smuzhiyun 	resource_size_t start = res->start;
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun 	if (res->flags & IORESOURCE_IO) {
54*4882a593Smuzhiyun 		/* Make sure we start at our min on all hoses */
55*4882a593Smuzhiyun 		if (start < PCIBIOS_MIN_IO + hose->io_resource->start)
56*4882a593Smuzhiyun 			start = PCIBIOS_MIN_IO + hose->io_resource->start;
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun 		/*
59*4882a593Smuzhiyun 		 * Put everything into 0x00-0xff region modulo 0x400
60*4882a593Smuzhiyun 		 */
61*4882a593Smuzhiyun 		if (start & 0x300)
62*4882a593Smuzhiyun 			start = (start + 0x3ff) & ~0x3ff;
63*4882a593Smuzhiyun 	} else if (res->flags & IORESOURCE_MEM) {
64*4882a593Smuzhiyun 		/* Make sure we start at our min on all hoses */
65*4882a593Smuzhiyun 		if (start < PCIBIOS_MIN_MEM + hose->mem_resource->start)
66*4882a593Smuzhiyun 			start = PCIBIOS_MIN_MEM + hose->mem_resource->start;
67*4882a593Smuzhiyun 	}
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun 	return start;
70*4882a593Smuzhiyun }
71*4882a593Smuzhiyun 
pcibios_scanbus(struct pci_controller * hose)72*4882a593Smuzhiyun static void pcibios_scanbus(struct pci_controller *hose)
73*4882a593Smuzhiyun {
74*4882a593Smuzhiyun 	static int next_busno;
75*4882a593Smuzhiyun 	static int need_domain_info;
76*4882a593Smuzhiyun 	LIST_HEAD(resources);
77*4882a593Smuzhiyun 	struct pci_bus *bus;
78*4882a593Smuzhiyun 	struct pci_host_bridge *bridge;
79*4882a593Smuzhiyun 	int ret;
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun 	bridge = pci_alloc_host_bridge(0);
82*4882a593Smuzhiyun 	if (!bridge)
83*4882a593Smuzhiyun 		return;
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun 	if (hose->get_busno && pci_has_flag(PCI_PROBE_ONLY))
86*4882a593Smuzhiyun 		next_busno = (*hose->get_busno)();
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun 	pci_add_resource_offset(&resources,
89*4882a593Smuzhiyun 				hose->mem_resource, hose->mem_offset);
90*4882a593Smuzhiyun 	pci_add_resource_offset(&resources,
91*4882a593Smuzhiyun 				hose->io_resource, hose->io_offset);
92*4882a593Smuzhiyun 	pci_add_resource(&resources, hose->busn_resource);
93*4882a593Smuzhiyun 	list_splice_init(&resources, &bridge->windows);
94*4882a593Smuzhiyun 	bridge->dev.parent = NULL;
95*4882a593Smuzhiyun 	bridge->sysdata = hose;
96*4882a593Smuzhiyun 	bridge->busnr = next_busno;
97*4882a593Smuzhiyun 	bridge->ops = hose->pci_ops;
98*4882a593Smuzhiyun 	bridge->swizzle_irq = pci_common_swizzle;
99*4882a593Smuzhiyun 	bridge->map_irq = pcibios_map_irq;
100*4882a593Smuzhiyun 	ret = pci_scan_root_bus_bridge(bridge);
101*4882a593Smuzhiyun 	if (ret) {
102*4882a593Smuzhiyun 		pci_free_host_bridge(bridge);
103*4882a593Smuzhiyun 		return;
104*4882a593Smuzhiyun 	}
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun 	hose->bus = bus = bridge->bus;
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun 	need_domain_info = need_domain_info || pci_domain_nr(bus);
109*4882a593Smuzhiyun 	set_pci_need_domain_info(hose, need_domain_info);
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun 	next_busno = bus->busn_res.end + 1;
112*4882a593Smuzhiyun 	/* Don't allow 8-bit bus number overflow inside the hose -
113*4882a593Smuzhiyun 	   reserve some space for bridges. */
114*4882a593Smuzhiyun 	if (next_busno > 224) {
115*4882a593Smuzhiyun 		next_busno = 0;
116*4882a593Smuzhiyun 		need_domain_info = 1;
117*4882a593Smuzhiyun 	}
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun 	/*
120*4882a593Smuzhiyun 	 * We insert PCI resources into the iomem_resource and
121*4882a593Smuzhiyun 	 * ioport_resource trees in either pci_bus_claim_resources()
122*4882a593Smuzhiyun 	 * or pci_bus_assign_resources().
123*4882a593Smuzhiyun 	 */
124*4882a593Smuzhiyun 	if (pci_has_flag(PCI_PROBE_ONLY)) {
125*4882a593Smuzhiyun 		pci_bus_claim_resources(bus);
126*4882a593Smuzhiyun 	} else {
127*4882a593Smuzhiyun 		struct pci_bus *child;
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun 		pci_bus_size_bridges(bus);
130*4882a593Smuzhiyun 		pci_bus_assign_resources(bus);
131*4882a593Smuzhiyun 		list_for_each_entry(child, &bus->children, node)
132*4882a593Smuzhiyun 			pcie_bus_configure_settings(child);
133*4882a593Smuzhiyun 	}
134*4882a593Smuzhiyun 	pci_bus_add_devices(bus);
135*4882a593Smuzhiyun }
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun #ifdef CONFIG_OF
pci_load_of_ranges(struct pci_controller * hose,struct device_node * node)138*4882a593Smuzhiyun void pci_load_of_ranges(struct pci_controller *hose, struct device_node *node)
139*4882a593Smuzhiyun {
140*4882a593Smuzhiyun 	struct of_pci_range range;
141*4882a593Smuzhiyun 	struct of_pci_range_parser parser;
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun 	pr_info("PCI host bridge %pOF ranges:\n", node);
144*4882a593Smuzhiyun 	hose->of_node = node;
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun 	if (of_pci_range_parser_init(&parser, node))
147*4882a593Smuzhiyun 		return;
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun 	for_each_of_pci_range(&parser, &range) {
150*4882a593Smuzhiyun 		struct resource *res = NULL;
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun 		switch (range.flags & IORESOURCE_TYPE_BITS) {
153*4882a593Smuzhiyun 		case IORESOURCE_IO:
154*4882a593Smuzhiyun 			pr_info("  IO 0x%016llx..0x%016llx\n",
155*4882a593Smuzhiyun 				range.cpu_addr,
156*4882a593Smuzhiyun 				range.cpu_addr + range.size - 1);
157*4882a593Smuzhiyun 			hose->io_map_base =
158*4882a593Smuzhiyun 				(unsigned long)ioremap(range.cpu_addr,
159*4882a593Smuzhiyun 						       range.size);
160*4882a593Smuzhiyun 			res = hose->io_resource;
161*4882a593Smuzhiyun 			break;
162*4882a593Smuzhiyun 		case IORESOURCE_MEM:
163*4882a593Smuzhiyun 			pr_info(" MEM 0x%016llx..0x%016llx\n",
164*4882a593Smuzhiyun 				range.cpu_addr,
165*4882a593Smuzhiyun 				range.cpu_addr + range.size - 1);
166*4882a593Smuzhiyun 			res = hose->mem_resource;
167*4882a593Smuzhiyun 			break;
168*4882a593Smuzhiyun 		}
169*4882a593Smuzhiyun 		if (res != NULL) {
170*4882a593Smuzhiyun 			res->name = node->full_name;
171*4882a593Smuzhiyun 			res->flags = range.flags;
172*4882a593Smuzhiyun 			res->start = range.cpu_addr;
173*4882a593Smuzhiyun 			res->end = range.cpu_addr + range.size - 1;
174*4882a593Smuzhiyun 			res->parent = res->child = res->sibling = NULL;
175*4882a593Smuzhiyun 		}
176*4882a593Smuzhiyun 	}
177*4882a593Smuzhiyun }
178*4882a593Smuzhiyun 
pcibios_get_phb_of_node(struct pci_bus * bus)179*4882a593Smuzhiyun struct device_node *pcibios_get_phb_of_node(struct pci_bus *bus)
180*4882a593Smuzhiyun {
181*4882a593Smuzhiyun 	struct pci_controller *hose = bus->sysdata;
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun 	return of_node_get(hose->of_node);
184*4882a593Smuzhiyun }
185*4882a593Smuzhiyun #endif
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun static DEFINE_MUTEX(pci_scan_mutex);
188*4882a593Smuzhiyun 
register_pci_controller(struct pci_controller * hose)189*4882a593Smuzhiyun void register_pci_controller(struct pci_controller *hose)
190*4882a593Smuzhiyun {
191*4882a593Smuzhiyun 	struct resource *parent;
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun 	parent = hose->mem_resource->parent;
194*4882a593Smuzhiyun 	if (!parent)
195*4882a593Smuzhiyun 		parent = &iomem_resource;
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun 	if (request_resource(parent, hose->mem_resource) < 0)
198*4882a593Smuzhiyun 		goto out;
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun 	parent = hose->io_resource->parent;
201*4882a593Smuzhiyun 	if (!parent)
202*4882a593Smuzhiyun 		parent = &ioport_resource;
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun 	if (request_resource(parent, hose->io_resource) < 0) {
205*4882a593Smuzhiyun 		release_resource(hose->mem_resource);
206*4882a593Smuzhiyun 		goto out;
207*4882a593Smuzhiyun 	}
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun 	INIT_LIST_HEAD(&hose->list);
210*4882a593Smuzhiyun 	list_add_tail(&hose->list, &controllers);
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun 	/*
213*4882a593Smuzhiyun 	 * Do not panic here but later - this might happen before console init.
214*4882a593Smuzhiyun 	 */
215*4882a593Smuzhiyun 	if (!hose->io_map_base) {
216*4882a593Smuzhiyun 		printk(KERN_WARNING
217*4882a593Smuzhiyun 		       "registering PCI controller with io_map_base unset\n");
218*4882a593Smuzhiyun 	}
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun 	/*
221*4882a593Smuzhiyun 	 * Scan the bus if it is register after the PCI subsystem
222*4882a593Smuzhiyun 	 * initialization.
223*4882a593Smuzhiyun 	 */
224*4882a593Smuzhiyun 	if (pci_initialized) {
225*4882a593Smuzhiyun 		mutex_lock(&pci_scan_mutex);
226*4882a593Smuzhiyun 		pcibios_scanbus(hose);
227*4882a593Smuzhiyun 		mutex_unlock(&pci_scan_mutex);
228*4882a593Smuzhiyun 	}
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun 	return;
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun out:
233*4882a593Smuzhiyun 	printk(KERN_WARNING
234*4882a593Smuzhiyun 	       "Skipping PCI bus scan due to resource conflict\n");
235*4882a593Smuzhiyun }
236*4882a593Smuzhiyun 
pcibios_init(void)237*4882a593Smuzhiyun static int __init pcibios_init(void)
238*4882a593Smuzhiyun {
239*4882a593Smuzhiyun 	struct pci_controller *hose;
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun 	/* Scan all of the recorded PCI controllers.  */
242*4882a593Smuzhiyun 	list_for_each_entry(hose, &controllers, list)
243*4882a593Smuzhiyun 		pcibios_scanbus(hose);
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun 	pci_initialized = 1;
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun 	return 0;
248*4882a593Smuzhiyun }
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun subsys_initcall(pcibios_init);
251*4882a593Smuzhiyun 
pcibios_enable_resources(struct pci_dev * dev,int mask)252*4882a593Smuzhiyun static int pcibios_enable_resources(struct pci_dev *dev, int mask)
253*4882a593Smuzhiyun {
254*4882a593Smuzhiyun 	u16 cmd, old_cmd;
255*4882a593Smuzhiyun 	int idx;
256*4882a593Smuzhiyun 	struct resource *r;
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun 	pci_read_config_word(dev, PCI_COMMAND, &cmd);
259*4882a593Smuzhiyun 	old_cmd = cmd;
260*4882a593Smuzhiyun 	for (idx=0; idx < PCI_NUM_RESOURCES; idx++) {
261*4882a593Smuzhiyun 		/* Only set up the requested stuff */
262*4882a593Smuzhiyun 		if (!(mask & (1<<idx)))
263*4882a593Smuzhiyun 			continue;
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun 		r = &dev->resource[idx];
266*4882a593Smuzhiyun 		if (!(r->flags & (IORESOURCE_IO | IORESOURCE_MEM)))
267*4882a593Smuzhiyun 			continue;
268*4882a593Smuzhiyun 		if ((idx == PCI_ROM_RESOURCE) &&
269*4882a593Smuzhiyun 				(!(r->flags & IORESOURCE_ROM_ENABLE)))
270*4882a593Smuzhiyun 			continue;
271*4882a593Smuzhiyun 		if (!r->start && r->end) {
272*4882a593Smuzhiyun 			pci_err(dev,
273*4882a593Smuzhiyun 				"can't enable device: resource collisions\n");
274*4882a593Smuzhiyun 			return -EINVAL;
275*4882a593Smuzhiyun 		}
276*4882a593Smuzhiyun 		if (r->flags & IORESOURCE_IO)
277*4882a593Smuzhiyun 			cmd |= PCI_COMMAND_IO;
278*4882a593Smuzhiyun 		if (r->flags & IORESOURCE_MEM)
279*4882a593Smuzhiyun 			cmd |= PCI_COMMAND_MEMORY;
280*4882a593Smuzhiyun 	}
281*4882a593Smuzhiyun 	if (cmd != old_cmd) {
282*4882a593Smuzhiyun 		pci_info(dev, "enabling device (%04x -> %04x)\n", old_cmd, cmd);
283*4882a593Smuzhiyun 		pci_write_config_word(dev, PCI_COMMAND, cmd);
284*4882a593Smuzhiyun 	}
285*4882a593Smuzhiyun 	return 0;
286*4882a593Smuzhiyun }
287*4882a593Smuzhiyun 
pcibios_enable_device(struct pci_dev * dev,int mask)288*4882a593Smuzhiyun int pcibios_enable_device(struct pci_dev *dev, int mask)
289*4882a593Smuzhiyun {
290*4882a593Smuzhiyun 	int err;
291*4882a593Smuzhiyun 
292*4882a593Smuzhiyun 	if ((err = pcibios_enable_resources(dev, mask)) < 0)
293*4882a593Smuzhiyun 		return err;
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun 	return pcibios_plat_dev_init(dev);
296*4882a593Smuzhiyun }
297*4882a593Smuzhiyun 
pcibios_fixup_bus(struct pci_bus * bus)298*4882a593Smuzhiyun void pcibios_fixup_bus(struct pci_bus *bus)
299*4882a593Smuzhiyun {
300*4882a593Smuzhiyun 	struct pci_dev *dev = bus->self;
301*4882a593Smuzhiyun 
302*4882a593Smuzhiyun 	if (pci_has_flag(PCI_PROBE_ONLY) && dev &&
303*4882a593Smuzhiyun 	    (dev->class >> 8) == PCI_CLASS_BRIDGE_PCI) {
304*4882a593Smuzhiyun 		pci_read_bridge_bases(bus);
305*4882a593Smuzhiyun 	}
306*4882a593Smuzhiyun }
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun char * (*pcibios_plat_setup)(char *str) __initdata;
309*4882a593Smuzhiyun 
pcibios_setup(char * str)310*4882a593Smuzhiyun char *__init pcibios_setup(char *str)
311*4882a593Smuzhiyun {
312*4882a593Smuzhiyun 	if (pcibios_plat_setup)
313*4882a593Smuzhiyun 		return pcibios_plat_setup(str);
314*4882a593Smuzhiyun 	return str;
315*4882a593Smuzhiyun }
316