xref: /OK3568_Linux_fs/kernel/arch/mips/pci/pci-lantiq.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  *  Copyright (C) 2010 John Crispin <john@phrozen.org>
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include <linux/types.h>
8*4882a593Smuzhiyun #include <linux/pci.h>
9*4882a593Smuzhiyun #include <linux/kernel.h>
10*4882a593Smuzhiyun #include <linux/init.h>
11*4882a593Smuzhiyun #include <linux/delay.h>
12*4882a593Smuzhiyun #include <linux/mm.h>
13*4882a593Smuzhiyun #include <linux/vmalloc.h>
14*4882a593Smuzhiyun #include <linux/clk.h>
15*4882a593Smuzhiyun #include <linux/of_platform.h>
16*4882a593Smuzhiyun #include <linux/of_gpio.h>
17*4882a593Smuzhiyun #include <linux/of_irq.h>
18*4882a593Smuzhiyun #include <linux/of_pci.h>
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun #include <asm/addrspace.h>
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun #include <lantiq_soc.h>
23*4882a593Smuzhiyun #include <lantiq_irq.h>
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun #include "pci-lantiq.h"
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun #define PCI_CR_FCI_ADDR_MAP0		0x00C0
28*4882a593Smuzhiyun #define PCI_CR_FCI_ADDR_MAP1		0x00C4
29*4882a593Smuzhiyun #define PCI_CR_FCI_ADDR_MAP2		0x00C8
30*4882a593Smuzhiyun #define PCI_CR_FCI_ADDR_MAP3		0x00CC
31*4882a593Smuzhiyun #define PCI_CR_FCI_ADDR_MAP4		0x00D0
32*4882a593Smuzhiyun #define PCI_CR_FCI_ADDR_MAP5		0x00D4
33*4882a593Smuzhiyun #define PCI_CR_FCI_ADDR_MAP6		0x00D8
34*4882a593Smuzhiyun #define PCI_CR_FCI_ADDR_MAP7		0x00DC
35*4882a593Smuzhiyun #define PCI_CR_CLK_CTRL			0x0000
36*4882a593Smuzhiyun #define PCI_CR_PCI_MOD			0x0030
37*4882a593Smuzhiyun #define PCI_CR_PC_ARB			0x0080
38*4882a593Smuzhiyun #define PCI_CR_FCI_ADDR_MAP11hg		0x00E4
39*4882a593Smuzhiyun #define PCI_CR_BAR11MASK		0x0044
40*4882a593Smuzhiyun #define PCI_CR_BAR12MASK		0x0048
41*4882a593Smuzhiyun #define PCI_CR_BAR13MASK		0x004C
42*4882a593Smuzhiyun #define PCI_CS_BASE_ADDR1		0x0010
43*4882a593Smuzhiyun #define PCI_CR_PCI_ADDR_MAP11		0x0064
44*4882a593Smuzhiyun #define PCI_CR_FCI_BURST_LENGTH		0x00E8
45*4882a593Smuzhiyun #define PCI_CR_PCI_EOI			0x002C
46*4882a593Smuzhiyun #define PCI_CS_STS_CMD			0x0004
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun #define PCI_MASTER0_REQ_MASK_2BITS	8
49*4882a593Smuzhiyun #define PCI_MASTER1_REQ_MASK_2BITS	10
50*4882a593Smuzhiyun #define PCI_MASTER2_REQ_MASK_2BITS	12
51*4882a593Smuzhiyun #define INTERNAL_ARB_ENABLE_BIT		0
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun #define LTQ_CGU_IFCCR		0x0018
54*4882a593Smuzhiyun #define LTQ_CGU_PCICR		0x0034
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun #define ltq_pci_w32(x, y)	ltq_w32((x), ltq_pci_membase + (y))
57*4882a593Smuzhiyun #define ltq_pci_r32(x)		ltq_r32(ltq_pci_membase + (x))
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun #define ltq_pci_cfg_w32(x, y)	ltq_w32((x), ltq_pci_mapped_cfg + (y))
60*4882a593Smuzhiyun #define ltq_pci_cfg_r32(x)	ltq_r32(ltq_pci_mapped_cfg + (x))
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun __iomem void *ltq_pci_mapped_cfg;
63*4882a593Smuzhiyun static __iomem void *ltq_pci_membase;
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun static int reset_gpio;
66*4882a593Smuzhiyun static struct clk *clk_pci, *clk_external;
67*4882a593Smuzhiyun static struct resource pci_io_resource;
68*4882a593Smuzhiyun static struct resource pci_mem_resource;
69*4882a593Smuzhiyun static struct pci_ops pci_ops = {
70*4882a593Smuzhiyun 	.read	= ltq_pci_read_config_dword,
71*4882a593Smuzhiyun 	.write	= ltq_pci_write_config_dword
72*4882a593Smuzhiyun };
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun static struct pci_controller pci_controller = {
75*4882a593Smuzhiyun 	.pci_ops	= &pci_ops,
76*4882a593Smuzhiyun 	.mem_resource	= &pci_mem_resource,
77*4882a593Smuzhiyun 	.mem_offset	= 0x00000000UL,
78*4882a593Smuzhiyun 	.io_resource	= &pci_io_resource,
79*4882a593Smuzhiyun 	.io_offset	= 0x00000000UL,
80*4882a593Smuzhiyun };
81*4882a593Smuzhiyun 
ltq_calc_bar11mask(void)82*4882a593Smuzhiyun static inline u32 ltq_calc_bar11mask(void)
83*4882a593Smuzhiyun {
84*4882a593Smuzhiyun 	u32 mem, bar11mask;
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun 	/* BAR11MASK value depends on available memory on system. */
87*4882a593Smuzhiyun 	mem = get_num_physpages() * PAGE_SIZE;
88*4882a593Smuzhiyun 	bar11mask = (0x0ffffff0 & ~((1 << (fls(mem) - 1)) - 1)) | 8;
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun 	return bar11mask;
91*4882a593Smuzhiyun }
92*4882a593Smuzhiyun 
ltq_pci_startup(struct platform_device * pdev)93*4882a593Smuzhiyun static int ltq_pci_startup(struct platform_device *pdev)
94*4882a593Smuzhiyun {
95*4882a593Smuzhiyun 	struct device_node *node = pdev->dev.of_node;
96*4882a593Smuzhiyun 	const __be32 *req_mask, *bus_clk;
97*4882a593Smuzhiyun 	u32 temp_buffer;
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun 	/* get our clocks */
100*4882a593Smuzhiyun 	clk_pci = clk_get(&pdev->dev, NULL);
101*4882a593Smuzhiyun 	if (IS_ERR(clk_pci)) {
102*4882a593Smuzhiyun 		dev_err(&pdev->dev, "failed to get pci clock\n");
103*4882a593Smuzhiyun 		return PTR_ERR(clk_pci);
104*4882a593Smuzhiyun 	}
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun 	clk_external = clk_get(&pdev->dev, "external");
107*4882a593Smuzhiyun 	if (IS_ERR(clk_external)) {
108*4882a593Smuzhiyun 		clk_put(clk_pci);
109*4882a593Smuzhiyun 		dev_err(&pdev->dev, "failed to get external pci clock\n");
110*4882a593Smuzhiyun 		return PTR_ERR(clk_external);
111*4882a593Smuzhiyun 	}
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun 	/* read the bus speed that we want */
114*4882a593Smuzhiyun 	bus_clk = of_get_property(node, "lantiq,bus-clock", NULL);
115*4882a593Smuzhiyun 	if (bus_clk)
116*4882a593Smuzhiyun 		clk_set_rate(clk_pci, *bus_clk);
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun 	/* and enable the clocks */
119*4882a593Smuzhiyun 	clk_enable(clk_pci);
120*4882a593Smuzhiyun 	if (of_find_property(node, "lantiq,external-clock", NULL))
121*4882a593Smuzhiyun 		clk_enable(clk_external);
122*4882a593Smuzhiyun 	else
123*4882a593Smuzhiyun 		clk_disable(clk_external);
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun 	/* setup reset gpio used by pci */
126*4882a593Smuzhiyun 	reset_gpio = of_get_named_gpio(node, "gpio-reset", 0);
127*4882a593Smuzhiyun 	if (gpio_is_valid(reset_gpio)) {
128*4882a593Smuzhiyun 		int ret = devm_gpio_request(&pdev->dev,
129*4882a593Smuzhiyun 						reset_gpio, "pci-reset");
130*4882a593Smuzhiyun 		if (ret) {
131*4882a593Smuzhiyun 			dev_err(&pdev->dev,
132*4882a593Smuzhiyun 				"failed to request gpio %d\n", reset_gpio);
133*4882a593Smuzhiyun 			return ret;
134*4882a593Smuzhiyun 		}
135*4882a593Smuzhiyun 		gpio_direction_output(reset_gpio, 1);
136*4882a593Smuzhiyun 	}
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun 	/* enable auto-switching between PCI and EBU */
139*4882a593Smuzhiyun 	ltq_pci_w32(0xa, PCI_CR_CLK_CTRL);
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun 	/* busy, i.e. configuration is not done, PCI access has to be retried */
142*4882a593Smuzhiyun 	ltq_pci_w32(ltq_pci_r32(PCI_CR_PCI_MOD) & ~(1 << 24), PCI_CR_PCI_MOD);
143*4882a593Smuzhiyun 	wmb();
144*4882a593Smuzhiyun 	/* BUS Master/IO/MEM access */
145*4882a593Smuzhiyun 	ltq_pci_cfg_w32(ltq_pci_cfg_r32(PCI_CS_STS_CMD) | 7, PCI_CS_STS_CMD);
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun 	/* enable external 2 PCI masters */
148*4882a593Smuzhiyun 	temp_buffer = ltq_pci_r32(PCI_CR_PC_ARB);
149*4882a593Smuzhiyun 	/* setup the request mask */
150*4882a593Smuzhiyun 	req_mask = of_get_property(node, "req-mask", NULL);
151*4882a593Smuzhiyun 	if (req_mask)
152*4882a593Smuzhiyun 		temp_buffer &= ~((*req_mask & 0xf) << 16);
153*4882a593Smuzhiyun 	else
154*4882a593Smuzhiyun 		temp_buffer &= ~0xf0000;
155*4882a593Smuzhiyun 	/* enable internal arbiter */
156*4882a593Smuzhiyun 	temp_buffer |= (1 << INTERNAL_ARB_ENABLE_BIT);
157*4882a593Smuzhiyun 	/* enable internal PCI master reqest */
158*4882a593Smuzhiyun 	temp_buffer &= (~(3 << PCI_MASTER0_REQ_MASK_2BITS));
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun 	/* enable EBU request */
161*4882a593Smuzhiyun 	temp_buffer &= (~(3 << PCI_MASTER1_REQ_MASK_2BITS));
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun 	/* enable all external masters request */
164*4882a593Smuzhiyun 	temp_buffer &= (~(3 << PCI_MASTER2_REQ_MASK_2BITS));
165*4882a593Smuzhiyun 	ltq_pci_w32(temp_buffer, PCI_CR_PC_ARB);
166*4882a593Smuzhiyun 	wmb();
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun 	/* setup BAR memory regions */
169*4882a593Smuzhiyun 	ltq_pci_w32(0x18000000, PCI_CR_FCI_ADDR_MAP0);
170*4882a593Smuzhiyun 	ltq_pci_w32(0x18400000, PCI_CR_FCI_ADDR_MAP1);
171*4882a593Smuzhiyun 	ltq_pci_w32(0x18800000, PCI_CR_FCI_ADDR_MAP2);
172*4882a593Smuzhiyun 	ltq_pci_w32(0x18c00000, PCI_CR_FCI_ADDR_MAP3);
173*4882a593Smuzhiyun 	ltq_pci_w32(0x19000000, PCI_CR_FCI_ADDR_MAP4);
174*4882a593Smuzhiyun 	ltq_pci_w32(0x19400000, PCI_CR_FCI_ADDR_MAP5);
175*4882a593Smuzhiyun 	ltq_pci_w32(0x19800000, PCI_CR_FCI_ADDR_MAP6);
176*4882a593Smuzhiyun 	ltq_pci_w32(0x19c00000, PCI_CR_FCI_ADDR_MAP7);
177*4882a593Smuzhiyun 	ltq_pci_w32(0x1ae00000, PCI_CR_FCI_ADDR_MAP11hg);
178*4882a593Smuzhiyun 	ltq_pci_w32(ltq_calc_bar11mask(), PCI_CR_BAR11MASK);
179*4882a593Smuzhiyun 	ltq_pci_w32(0, PCI_CR_PCI_ADDR_MAP11);
180*4882a593Smuzhiyun 	ltq_pci_w32(0, PCI_CS_BASE_ADDR1);
181*4882a593Smuzhiyun 	/* both TX and RX endian swap are enabled */
182*4882a593Smuzhiyun 	ltq_pci_w32(ltq_pci_r32(PCI_CR_PCI_EOI) | 3, PCI_CR_PCI_EOI);
183*4882a593Smuzhiyun 	wmb();
184*4882a593Smuzhiyun 	ltq_pci_w32(ltq_pci_r32(PCI_CR_BAR12MASK) | 0x80000000,
185*4882a593Smuzhiyun 		PCI_CR_BAR12MASK);
186*4882a593Smuzhiyun 	ltq_pci_w32(ltq_pci_r32(PCI_CR_BAR13MASK) | 0x80000000,
187*4882a593Smuzhiyun 		PCI_CR_BAR13MASK);
188*4882a593Smuzhiyun 	/*use 8 dw burst length */
189*4882a593Smuzhiyun 	ltq_pci_w32(0x303, PCI_CR_FCI_BURST_LENGTH);
190*4882a593Smuzhiyun 	ltq_pci_w32(ltq_pci_r32(PCI_CR_PCI_MOD) | (1 << 24), PCI_CR_PCI_MOD);
191*4882a593Smuzhiyun 	wmb();
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun 	/* setup irq line */
194*4882a593Smuzhiyun 	ltq_ebu_w32(ltq_ebu_r32(LTQ_EBU_PCC_CON) | 0xc, LTQ_EBU_PCC_CON);
195*4882a593Smuzhiyun 	ltq_ebu_w32(ltq_ebu_r32(LTQ_EBU_PCC_IEN) | 0x10, LTQ_EBU_PCC_IEN);
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun 	/* toggle reset pin */
198*4882a593Smuzhiyun 	if (gpio_is_valid(reset_gpio)) {
199*4882a593Smuzhiyun 		__gpio_set_value(reset_gpio, 0);
200*4882a593Smuzhiyun 		wmb();
201*4882a593Smuzhiyun 		mdelay(1);
202*4882a593Smuzhiyun 		__gpio_set_value(reset_gpio, 1);
203*4882a593Smuzhiyun 	}
204*4882a593Smuzhiyun 	return 0;
205*4882a593Smuzhiyun }
206*4882a593Smuzhiyun 
ltq_pci_probe(struct platform_device * pdev)207*4882a593Smuzhiyun static int ltq_pci_probe(struct platform_device *pdev)
208*4882a593Smuzhiyun {
209*4882a593Smuzhiyun 	struct resource *res_cfg, *res_bridge;
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun 	pci_clear_flags(PCI_PROBE_ONLY);
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun 	res_bridge = platform_get_resource(pdev, IORESOURCE_MEM, 1);
214*4882a593Smuzhiyun 	ltq_pci_membase = devm_ioremap_resource(&pdev->dev, res_bridge);
215*4882a593Smuzhiyun 	if (IS_ERR(ltq_pci_membase))
216*4882a593Smuzhiyun 		return PTR_ERR(ltq_pci_membase);
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun 	res_cfg = platform_get_resource(pdev, IORESOURCE_MEM, 0);
219*4882a593Smuzhiyun 	ltq_pci_mapped_cfg = devm_ioremap_resource(&pdev->dev, res_cfg);
220*4882a593Smuzhiyun 	if (IS_ERR(ltq_pci_mapped_cfg))
221*4882a593Smuzhiyun 		return PTR_ERR(ltq_pci_mapped_cfg);
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun 	ltq_pci_startup(pdev);
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun 	pci_load_of_ranges(&pci_controller, pdev->dev.of_node);
226*4882a593Smuzhiyun 	register_pci_controller(&pci_controller);
227*4882a593Smuzhiyun 	return 0;
228*4882a593Smuzhiyun }
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun static const struct of_device_id ltq_pci_match[] = {
231*4882a593Smuzhiyun 	{ .compatible = "lantiq,pci-xway" },
232*4882a593Smuzhiyun 	{},
233*4882a593Smuzhiyun };
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun static struct platform_driver ltq_pci_driver = {
236*4882a593Smuzhiyun 	.probe = ltq_pci_probe,
237*4882a593Smuzhiyun 	.driver = {
238*4882a593Smuzhiyun 		.name = "pci-xway",
239*4882a593Smuzhiyun 		.of_match_table = ltq_pci_match,
240*4882a593Smuzhiyun 	},
241*4882a593Smuzhiyun };
242*4882a593Smuzhiyun 
pcibios_init(void)243*4882a593Smuzhiyun int __init pcibios_init(void)
244*4882a593Smuzhiyun {
245*4882a593Smuzhiyun 	int ret = platform_driver_register(&ltq_pci_driver);
246*4882a593Smuzhiyun 	if (ret)
247*4882a593Smuzhiyun 		pr_info("pci-xway: Error registering platform driver!");
248*4882a593Smuzhiyun 	return ret;
249*4882a593Smuzhiyun }
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun arch_initcall(pcibios_init);
252