xref: /OK3568_Linux_fs/kernel/arch/mips/pci/pci-ar71xx.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  *  Atheros AR71xx PCI host controller driver
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  *  Copyright (C) 2008-2011 Gabor Juhos <juhosg@openwrt.org>
6*4882a593Smuzhiyun  *  Copyright (C) 2008 Imre Kaloz <kaloz@openwrt.org>
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  *  Parts of this file are based on Atheros' 2.6.15 BSP
9*4882a593Smuzhiyun  */
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #include <linux/resource.h>
12*4882a593Smuzhiyun #include <linux/types.h>
13*4882a593Smuzhiyun #include <linux/delay.h>
14*4882a593Smuzhiyun #include <linux/bitops.h>
15*4882a593Smuzhiyun #include <linux/pci.h>
16*4882a593Smuzhiyun #include <linux/pci_regs.h>
17*4882a593Smuzhiyun #include <linux/interrupt.h>
18*4882a593Smuzhiyun #include <linux/init.h>
19*4882a593Smuzhiyun #include <linux/platform_device.h>
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun #include <asm/mach-ath79/ar71xx_regs.h>
22*4882a593Smuzhiyun #include <asm/mach-ath79/ath79.h>
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun #define AR71XX_PCI_REG_CRP_AD_CBE	0x00
25*4882a593Smuzhiyun #define AR71XX_PCI_REG_CRP_WRDATA	0x04
26*4882a593Smuzhiyun #define AR71XX_PCI_REG_CRP_RDDATA	0x08
27*4882a593Smuzhiyun #define AR71XX_PCI_REG_CFG_AD		0x0c
28*4882a593Smuzhiyun #define AR71XX_PCI_REG_CFG_CBE		0x10
29*4882a593Smuzhiyun #define AR71XX_PCI_REG_CFG_WRDATA	0x14
30*4882a593Smuzhiyun #define AR71XX_PCI_REG_CFG_RDDATA	0x18
31*4882a593Smuzhiyun #define AR71XX_PCI_REG_PCI_ERR		0x1c
32*4882a593Smuzhiyun #define AR71XX_PCI_REG_PCI_ERR_ADDR	0x20
33*4882a593Smuzhiyun #define AR71XX_PCI_REG_AHB_ERR		0x24
34*4882a593Smuzhiyun #define AR71XX_PCI_REG_AHB_ERR_ADDR	0x28
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun #define AR71XX_PCI_CRP_CMD_WRITE	0x00010000
37*4882a593Smuzhiyun #define AR71XX_PCI_CRP_CMD_READ		0x00000000
38*4882a593Smuzhiyun #define AR71XX_PCI_CFG_CMD_READ		0x0000000a
39*4882a593Smuzhiyun #define AR71XX_PCI_CFG_CMD_WRITE	0x0000000b
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun #define AR71XX_PCI_INT_CORE		BIT(4)
42*4882a593Smuzhiyun #define AR71XX_PCI_INT_DEV2		BIT(2)
43*4882a593Smuzhiyun #define AR71XX_PCI_INT_DEV1		BIT(1)
44*4882a593Smuzhiyun #define AR71XX_PCI_INT_DEV0		BIT(0)
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun #define AR71XX_PCI_IRQ_COUNT		5
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun struct ar71xx_pci_controller {
49*4882a593Smuzhiyun 	void __iomem *cfg_base;
50*4882a593Smuzhiyun 	int irq;
51*4882a593Smuzhiyun 	int irq_base;
52*4882a593Smuzhiyun 	struct pci_controller pci_ctrl;
53*4882a593Smuzhiyun 	struct resource io_res;
54*4882a593Smuzhiyun 	struct resource mem_res;
55*4882a593Smuzhiyun };
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun /* Byte lane enable bits */
58*4882a593Smuzhiyun static const u8 ar71xx_pci_ble_table[4][4] = {
59*4882a593Smuzhiyun 	{0x0, 0xf, 0xf, 0xf},
60*4882a593Smuzhiyun 	{0xe, 0xd, 0xb, 0x7},
61*4882a593Smuzhiyun 	{0xc, 0xf, 0x3, 0xf},
62*4882a593Smuzhiyun 	{0xf, 0xf, 0xf, 0xf},
63*4882a593Smuzhiyun };
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun static const u32 ar71xx_pci_read_mask[8] = {
66*4882a593Smuzhiyun 	0, 0xff, 0xffff, 0, 0xffffffff, 0, 0, 0
67*4882a593Smuzhiyun };
68*4882a593Smuzhiyun 
ar71xx_pci_get_ble(int where,int size,int local)69*4882a593Smuzhiyun static inline u32 ar71xx_pci_get_ble(int where, int size, int local)
70*4882a593Smuzhiyun {
71*4882a593Smuzhiyun 	u32 t;
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun 	t = ar71xx_pci_ble_table[size & 3][where & 3];
74*4882a593Smuzhiyun 	BUG_ON(t == 0xf);
75*4882a593Smuzhiyun 	t <<= (local) ? 20 : 4;
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun 	return t;
78*4882a593Smuzhiyun }
79*4882a593Smuzhiyun 
ar71xx_pci_bus_addr(struct pci_bus * bus,unsigned int devfn,int where)80*4882a593Smuzhiyun static inline u32 ar71xx_pci_bus_addr(struct pci_bus *bus, unsigned int devfn,
81*4882a593Smuzhiyun 				      int where)
82*4882a593Smuzhiyun {
83*4882a593Smuzhiyun 	u32 ret;
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun 	if (!bus->number) {
86*4882a593Smuzhiyun 		/* type 0 */
87*4882a593Smuzhiyun 		ret = (1 << PCI_SLOT(devfn)) | (PCI_FUNC(devfn) << 8) |
88*4882a593Smuzhiyun 		      (where & ~3);
89*4882a593Smuzhiyun 	} else {
90*4882a593Smuzhiyun 		/* type 1 */
91*4882a593Smuzhiyun 		ret = (bus->number << 16) | (PCI_SLOT(devfn) << 11) |
92*4882a593Smuzhiyun 		      (PCI_FUNC(devfn) << 8) | (where & ~3) | 1;
93*4882a593Smuzhiyun 	}
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun 	return ret;
96*4882a593Smuzhiyun }
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun static inline struct ar71xx_pci_controller *
pci_bus_to_ar71xx_controller(struct pci_bus * bus)99*4882a593Smuzhiyun pci_bus_to_ar71xx_controller(struct pci_bus *bus)
100*4882a593Smuzhiyun {
101*4882a593Smuzhiyun 	struct pci_controller *hose;
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun 	hose = (struct pci_controller *) bus->sysdata;
104*4882a593Smuzhiyun 	return container_of(hose, struct ar71xx_pci_controller, pci_ctrl);
105*4882a593Smuzhiyun }
106*4882a593Smuzhiyun 
ar71xx_pci_check_error(struct ar71xx_pci_controller * apc,int quiet)107*4882a593Smuzhiyun static int ar71xx_pci_check_error(struct ar71xx_pci_controller *apc, int quiet)
108*4882a593Smuzhiyun {
109*4882a593Smuzhiyun 	void __iomem *base = apc->cfg_base;
110*4882a593Smuzhiyun 	u32 pci_err;
111*4882a593Smuzhiyun 	u32 ahb_err;
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun 	pci_err = __raw_readl(base + AR71XX_PCI_REG_PCI_ERR) & 3;
114*4882a593Smuzhiyun 	if (pci_err) {
115*4882a593Smuzhiyun 		if (!quiet) {
116*4882a593Smuzhiyun 			u32 addr;
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun 			addr = __raw_readl(base + AR71XX_PCI_REG_PCI_ERR_ADDR);
119*4882a593Smuzhiyun 			pr_crit("ar71xx: %s bus error %d at addr 0x%x\n",
120*4882a593Smuzhiyun 				"PCI", pci_err, addr);
121*4882a593Smuzhiyun 		}
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun 		/* clear PCI error status */
124*4882a593Smuzhiyun 		__raw_writel(pci_err, base + AR71XX_PCI_REG_PCI_ERR);
125*4882a593Smuzhiyun 	}
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun 	ahb_err = __raw_readl(base + AR71XX_PCI_REG_AHB_ERR) & 1;
128*4882a593Smuzhiyun 	if (ahb_err) {
129*4882a593Smuzhiyun 		if (!quiet) {
130*4882a593Smuzhiyun 			u32 addr;
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun 			addr = __raw_readl(base + AR71XX_PCI_REG_AHB_ERR_ADDR);
133*4882a593Smuzhiyun 			pr_crit("ar71xx: %s bus error %d at addr 0x%x\n",
134*4882a593Smuzhiyun 				"AHB", ahb_err, addr);
135*4882a593Smuzhiyun 		}
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun 		/* clear AHB error status */
138*4882a593Smuzhiyun 		__raw_writel(ahb_err, base + AR71XX_PCI_REG_AHB_ERR);
139*4882a593Smuzhiyun 	}
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun 	return !!(ahb_err | pci_err);
142*4882a593Smuzhiyun }
143*4882a593Smuzhiyun 
ar71xx_pci_local_write(struct ar71xx_pci_controller * apc,int where,int size,u32 value)144*4882a593Smuzhiyun static inline void ar71xx_pci_local_write(struct ar71xx_pci_controller *apc,
145*4882a593Smuzhiyun 					  int where, int size, u32 value)
146*4882a593Smuzhiyun {
147*4882a593Smuzhiyun 	void __iomem *base = apc->cfg_base;
148*4882a593Smuzhiyun 	u32 ad_cbe;
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun 	value = value << (8 * (where & 3));
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun 	ad_cbe = AR71XX_PCI_CRP_CMD_WRITE | (where & ~3);
153*4882a593Smuzhiyun 	ad_cbe |= ar71xx_pci_get_ble(where, size, 1);
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun 	__raw_writel(ad_cbe, base + AR71XX_PCI_REG_CRP_AD_CBE);
156*4882a593Smuzhiyun 	__raw_writel(value, base + AR71XX_PCI_REG_CRP_WRDATA);
157*4882a593Smuzhiyun }
158*4882a593Smuzhiyun 
ar71xx_pci_set_cfgaddr(struct pci_bus * bus,unsigned int devfn,int where,int size,u32 cmd)159*4882a593Smuzhiyun static inline int ar71xx_pci_set_cfgaddr(struct pci_bus *bus,
160*4882a593Smuzhiyun 					 unsigned int devfn,
161*4882a593Smuzhiyun 					 int where, int size, u32 cmd)
162*4882a593Smuzhiyun {
163*4882a593Smuzhiyun 	struct ar71xx_pci_controller *apc = pci_bus_to_ar71xx_controller(bus);
164*4882a593Smuzhiyun 	void __iomem *base = apc->cfg_base;
165*4882a593Smuzhiyun 	u32 addr;
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun 	addr = ar71xx_pci_bus_addr(bus, devfn, where);
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun 	__raw_writel(addr, base + AR71XX_PCI_REG_CFG_AD);
170*4882a593Smuzhiyun 	__raw_writel(cmd | ar71xx_pci_get_ble(where, size, 0),
171*4882a593Smuzhiyun 		     base + AR71XX_PCI_REG_CFG_CBE);
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun 	return ar71xx_pci_check_error(apc, 1);
174*4882a593Smuzhiyun }
175*4882a593Smuzhiyun 
ar71xx_pci_read_config(struct pci_bus * bus,unsigned int devfn,int where,int size,u32 * value)176*4882a593Smuzhiyun static int ar71xx_pci_read_config(struct pci_bus *bus, unsigned int devfn,
177*4882a593Smuzhiyun 				  int where, int size, u32 *value)
178*4882a593Smuzhiyun {
179*4882a593Smuzhiyun 	struct ar71xx_pci_controller *apc = pci_bus_to_ar71xx_controller(bus);
180*4882a593Smuzhiyun 	void __iomem *base = apc->cfg_base;
181*4882a593Smuzhiyun 	u32 data;
182*4882a593Smuzhiyun 	int err;
183*4882a593Smuzhiyun 	int ret;
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun 	ret = PCIBIOS_SUCCESSFUL;
186*4882a593Smuzhiyun 	data = ~0;
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun 	err = ar71xx_pci_set_cfgaddr(bus, devfn, where, size,
189*4882a593Smuzhiyun 				     AR71XX_PCI_CFG_CMD_READ);
190*4882a593Smuzhiyun 	if (err)
191*4882a593Smuzhiyun 		ret = PCIBIOS_DEVICE_NOT_FOUND;
192*4882a593Smuzhiyun 	else
193*4882a593Smuzhiyun 		data = __raw_readl(base + AR71XX_PCI_REG_CFG_RDDATA);
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun 	*value = (data >> (8 * (where & 3))) & ar71xx_pci_read_mask[size & 7];
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun 	return ret;
198*4882a593Smuzhiyun }
199*4882a593Smuzhiyun 
ar71xx_pci_write_config(struct pci_bus * bus,unsigned int devfn,int where,int size,u32 value)200*4882a593Smuzhiyun static int ar71xx_pci_write_config(struct pci_bus *bus, unsigned int devfn,
201*4882a593Smuzhiyun 				   int where, int size, u32 value)
202*4882a593Smuzhiyun {
203*4882a593Smuzhiyun 	struct ar71xx_pci_controller *apc = pci_bus_to_ar71xx_controller(bus);
204*4882a593Smuzhiyun 	void __iomem *base = apc->cfg_base;
205*4882a593Smuzhiyun 	int err;
206*4882a593Smuzhiyun 	int ret;
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun 	value = value << (8 * (where & 3));
209*4882a593Smuzhiyun 	ret = PCIBIOS_SUCCESSFUL;
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun 	err = ar71xx_pci_set_cfgaddr(bus, devfn, where, size,
212*4882a593Smuzhiyun 				     AR71XX_PCI_CFG_CMD_WRITE);
213*4882a593Smuzhiyun 	if (err)
214*4882a593Smuzhiyun 		ret = PCIBIOS_DEVICE_NOT_FOUND;
215*4882a593Smuzhiyun 	else
216*4882a593Smuzhiyun 		__raw_writel(value, base + AR71XX_PCI_REG_CFG_WRDATA);
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun 	return ret;
219*4882a593Smuzhiyun }
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun static struct pci_ops ar71xx_pci_ops = {
222*4882a593Smuzhiyun 	.read	= ar71xx_pci_read_config,
223*4882a593Smuzhiyun 	.write	= ar71xx_pci_write_config,
224*4882a593Smuzhiyun };
225*4882a593Smuzhiyun 
ar71xx_pci_irq_handler(struct irq_desc * desc)226*4882a593Smuzhiyun static void ar71xx_pci_irq_handler(struct irq_desc *desc)
227*4882a593Smuzhiyun {
228*4882a593Smuzhiyun 	struct ar71xx_pci_controller *apc;
229*4882a593Smuzhiyun 	void __iomem *base = ath79_reset_base;
230*4882a593Smuzhiyun 	u32 pending;
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun 	apc = irq_desc_get_handler_data(desc);
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun 	pending = __raw_readl(base + AR71XX_RESET_REG_PCI_INT_STATUS) &
235*4882a593Smuzhiyun 		  __raw_readl(base + AR71XX_RESET_REG_PCI_INT_ENABLE);
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun 	if (pending & AR71XX_PCI_INT_DEV0)
238*4882a593Smuzhiyun 		generic_handle_irq(apc->irq_base + 0);
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun 	else if (pending & AR71XX_PCI_INT_DEV1)
241*4882a593Smuzhiyun 		generic_handle_irq(apc->irq_base + 1);
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun 	else if (pending & AR71XX_PCI_INT_DEV2)
244*4882a593Smuzhiyun 		generic_handle_irq(apc->irq_base + 2);
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun 	else if (pending & AR71XX_PCI_INT_CORE)
247*4882a593Smuzhiyun 		generic_handle_irq(apc->irq_base + 4);
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun 	else
250*4882a593Smuzhiyun 		spurious_interrupt();
251*4882a593Smuzhiyun }
252*4882a593Smuzhiyun 
ar71xx_pci_irq_unmask(struct irq_data * d)253*4882a593Smuzhiyun static void ar71xx_pci_irq_unmask(struct irq_data *d)
254*4882a593Smuzhiyun {
255*4882a593Smuzhiyun 	struct ar71xx_pci_controller *apc;
256*4882a593Smuzhiyun 	unsigned int irq;
257*4882a593Smuzhiyun 	void __iomem *base = ath79_reset_base;
258*4882a593Smuzhiyun 	u32 t;
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun 	apc = irq_data_get_irq_chip_data(d);
261*4882a593Smuzhiyun 	irq = d->irq - apc->irq_base;
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun 	t = __raw_readl(base + AR71XX_RESET_REG_PCI_INT_ENABLE);
264*4882a593Smuzhiyun 	__raw_writel(t | (1 << irq), base + AR71XX_RESET_REG_PCI_INT_ENABLE);
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun 	/* flush write */
267*4882a593Smuzhiyun 	__raw_readl(base + AR71XX_RESET_REG_PCI_INT_ENABLE);
268*4882a593Smuzhiyun }
269*4882a593Smuzhiyun 
ar71xx_pci_irq_mask(struct irq_data * d)270*4882a593Smuzhiyun static void ar71xx_pci_irq_mask(struct irq_data *d)
271*4882a593Smuzhiyun {
272*4882a593Smuzhiyun 	struct ar71xx_pci_controller *apc;
273*4882a593Smuzhiyun 	unsigned int irq;
274*4882a593Smuzhiyun 	void __iomem *base = ath79_reset_base;
275*4882a593Smuzhiyun 	u32 t;
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun 	apc = irq_data_get_irq_chip_data(d);
278*4882a593Smuzhiyun 	irq = d->irq - apc->irq_base;
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun 	t = __raw_readl(base + AR71XX_RESET_REG_PCI_INT_ENABLE);
281*4882a593Smuzhiyun 	__raw_writel(t & ~(1 << irq), base + AR71XX_RESET_REG_PCI_INT_ENABLE);
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun 	/* flush write */
284*4882a593Smuzhiyun 	__raw_readl(base + AR71XX_RESET_REG_PCI_INT_ENABLE);
285*4882a593Smuzhiyun }
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun static struct irq_chip ar71xx_pci_irq_chip = {
288*4882a593Smuzhiyun 	.name		= "AR71XX PCI",
289*4882a593Smuzhiyun 	.irq_mask	= ar71xx_pci_irq_mask,
290*4882a593Smuzhiyun 	.irq_unmask	= ar71xx_pci_irq_unmask,
291*4882a593Smuzhiyun 	.irq_mask_ack	= ar71xx_pci_irq_mask,
292*4882a593Smuzhiyun };
293*4882a593Smuzhiyun 
ar71xx_pci_irq_init(struct ar71xx_pci_controller * apc)294*4882a593Smuzhiyun static void ar71xx_pci_irq_init(struct ar71xx_pci_controller *apc)
295*4882a593Smuzhiyun {
296*4882a593Smuzhiyun 	void __iomem *base = ath79_reset_base;
297*4882a593Smuzhiyun 	int i;
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun 	__raw_writel(0, base + AR71XX_RESET_REG_PCI_INT_ENABLE);
300*4882a593Smuzhiyun 	__raw_writel(0, base + AR71XX_RESET_REG_PCI_INT_STATUS);
301*4882a593Smuzhiyun 
302*4882a593Smuzhiyun 	BUILD_BUG_ON(ATH79_PCI_IRQ_COUNT < AR71XX_PCI_IRQ_COUNT);
303*4882a593Smuzhiyun 
304*4882a593Smuzhiyun 	apc->irq_base = ATH79_PCI_IRQ_BASE;
305*4882a593Smuzhiyun 	for (i = apc->irq_base;
306*4882a593Smuzhiyun 	     i < apc->irq_base + AR71XX_PCI_IRQ_COUNT; i++) {
307*4882a593Smuzhiyun 		irq_set_chip_and_handler(i, &ar71xx_pci_irq_chip,
308*4882a593Smuzhiyun 					 handle_level_irq);
309*4882a593Smuzhiyun 		irq_set_chip_data(i, apc);
310*4882a593Smuzhiyun 	}
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun 	irq_set_chained_handler_and_data(apc->irq, ar71xx_pci_irq_handler,
313*4882a593Smuzhiyun 					 apc);
314*4882a593Smuzhiyun }
315*4882a593Smuzhiyun 
ar71xx_pci_reset(void)316*4882a593Smuzhiyun static void ar71xx_pci_reset(void)
317*4882a593Smuzhiyun {
318*4882a593Smuzhiyun 	ath79_device_reset_set(AR71XX_RESET_PCI_BUS | AR71XX_RESET_PCI_CORE);
319*4882a593Smuzhiyun 	mdelay(100);
320*4882a593Smuzhiyun 
321*4882a593Smuzhiyun 	ath79_device_reset_clear(AR71XX_RESET_PCI_BUS | AR71XX_RESET_PCI_CORE);
322*4882a593Smuzhiyun 	mdelay(100);
323*4882a593Smuzhiyun 
324*4882a593Smuzhiyun 	ath79_ddr_set_pci_windows();
325*4882a593Smuzhiyun 	mdelay(100);
326*4882a593Smuzhiyun }
327*4882a593Smuzhiyun 
ar71xx_pci_probe(struct platform_device * pdev)328*4882a593Smuzhiyun static int ar71xx_pci_probe(struct platform_device *pdev)
329*4882a593Smuzhiyun {
330*4882a593Smuzhiyun 	struct ar71xx_pci_controller *apc;
331*4882a593Smuzhiyun 	struct resource *res;
332*4882a593Smuzhiyun 	u32 t;
333*4882a593Smuzhiyun 
334*4882a593Smuzhiyun 	apc = devm_kzalloc(&pdev->dev, sizeof(struct ar71xx_pci_controller),
335*4882a593Smuzhiyun 			   GFP_KERNEL);
336*4882a593Smuzhiyun 	if (!apc)
337*4882a593Smuzhiyun 		return -ENOMEM;
338*4882a593Smuzhiyun 
339*4882a593Smuzhiyun 	apc->cfg_base = devm_platform_ioremap_resource_byname(pdev,
340*4882a593Smuzhiyun 							      "cfg_base");
341*4882a593Smuzhiyun 	if (IS_ERR(apc->cfg_base))
342*4882a593Smuzhiyun 		return PTR_ERR(apc->cfg_base);
343*4882a593Smuzhiyun 
344*4882a593Smuzhiyun 	apc->irq = platform_get_irq(pdev, 0);
345*4882a593Smuzhiyun 	if (apc->irq < 0)
346*4882a593Smuzhiyun 		return -EINVAL;
347*4882a593Smuzhiyun 
348*4882a593Smuzhiyun 	res = platform_get_resource_byname(pdev, IORESOURCE_IO, "io_base");
349*4882a593Smuzhiyun 	if (!res)
350*4882a593Smuzhiyun 		return -EINVAL;
351*4882a593Smuzhiyun 
352*4882a593Smuzhiyun 	apc->io_res.parent = res;
353*4882a593Smuzhiyun 	apc->io_res.name = "PCI IO space";
354*4882a593Smuzhiyun 	apc->io_res.start = res->start;
355*4882a593Smuzhiyun 	apc->io_res.end = res->end;
356*4882a593Smuzhiyun 	apc->io_res.flags = IORESOURCE_IO;
357*4882a593Smuzhiyun 
358*4882a593Smuzhiyun 	res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "mem_base");
359*4882a593Smuzhiyun 	if (!res)
360*4882a593Smuzhiyun 		return -EINVAL;
361*4882a593Smuzhiyun 
362*4882a593Smuzhiyun 	apc->mem_res.parent = res;
363*4882a593Smuzhiyun 	apc->mem_res.name = "PCI memory space";
364*4882a593Smuzhiyun 	apc->mem_res.start = res->start;
365*4882a593Smuzhiyun 	apc->mem_res.end = res->end;
366*4882a593Smuzhiyun 	apc->mem_res.flags = IORESOURCE_MEM;
367*4882a593Smuzhiyun 
368*4882a593Smuzhiyun 	ar71xx_pci_reset();
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun 	/* setup COMMAND register */
371*4882a593Smuzhiyun 	t = PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER | PCI_COMMAND_INVALIDATE
372*4882a593Smuzhiyun 	  | PCI_COMMAND_PARITY | PCI_COMMAND_SERR | PCI_COMMAND_FAST_BACK;
373*4882a593Smuzhiyun 	ar71xx_pci_local_write(apc, PCI_COMMAND, 4, t);
374*4882a593Smuzhiyun 
375*4882a593Smuzhiyun 	/* clear bus errors */
376*4882a593Smuzhiyun 	ar71xx_pci_check_error(apc, 1);
377*4882a593Smuzhiyun 
378*4882a593Smuzhiyun 	ar71xx_pci_irq_init(apc);
379*4882a593Smuzhiyun 
380*4882a593Smuzhiyun 	apc->pci_ctrl.pci_ops = &ar71xx_pci_ops;
381*4882a593Smuzhiyun 	apc->pci_ctrl.mem_resource = &apc->mem_res;
382*4882a593Smuzhiyun 	apc->pci_ctrl.io_resource = &apc->io_res;
383*4882a593Smuzhiyun 
384*4882a593Smuzhiyun 	register_pci_controller(&apc->pci_ctrl);
385*4882a593Smuzhiyun 
386*4882a593Smuzhiyun 	return 0;
387*4882a593Smuzhiyun }
388*4882a593Smuzhiyun 
389*4882a593Smuzhiyun static struct platform_driver ar71xx_pci_driver = {
390*4882a593Smuzhiyun 	.probe = ar71xx_pci_probe,
391*4882a593Smuzhiyun 	.driver = {
392*4882a593Smuzhiyun 		.name = "ar71xx-pci",
393*4882a593Smuzhiyun 	},
394*4882a593Smuzhiyun };
395*4882a593Smuzhiyun 
ar71xx_pci_init(void)396*4882a593Smuzhiyun static int __init ar71xx_pci_init(void)
397*4882a593Smuzhiyun {
398*4882a593Smuzhiyun 	return platform_driver_register(&ar71xx_pci_driver);
399*4882a593Smuzhiyun }
400*4882a593Smuzhiyun 
401*4882a593Smuzhiyun postcore_initcall(ar71xx_pci_init);
402