1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun */
4*4882a593Smuzhiyun
5*4882a593Smuzhiyun /**
6*4882a593Smuzhiyun * Both AR2315 and AR2316 chips have PCI interface unit, which supports DMA
7*4882a593Smuzhiyun * and interrupt. PCI interface supports MMIO access method, but does not
8*4882a593Smuzhiyun * seem to support I/O ports.
9*4882a593Smuzhiyun *
10*4882a593Smuzhiyun * Read/write operation in the region 0x80000000-0xBFFFFFFF causes
11*4882a593Smuzhiyun * a memory read/write command on the PCI bus. 30 LSBs of address on
12*4882a593Smuzhiyun * the bus are taken from memory read/write request and 2 MSBs are
13*4882a593Smuzhiyun * determined by PCI unit configuration.
14*4882a593Smuzhiyun *
15*4882a593Smuzhiyun * To work with the configuration space instead of memory is necessary set
16*4882a593Smuzhiyun * the CFG_SEL bit in the PCI_MISC_CONFIG register.
17*4882a593Smuzhiyun *
18*4882a593Smuzhiyun * Devices on the bus can perform DMA requests via chip BAR1. PCI host
19*4882a593Smuzhiyun * controller BARs are programmend as if an external device is programmed.
20*4882a593Smuzhiyun * Which means that during configuration, IDSEL pin of the chip should be
21*4882a593Smuzhiyun * asserted.
22*4882a593Smuzhiyun *
23*4882a593Smuzhiyun * We know (and support) only one board that uses the PCI interface -
24*4882a593Smuzhiyun * Fonera 2.0g (FON2202). It has a USB EHCI controller connected to the
25*4882a593Smuzhiyun * AR2315 PCI bus. IDSEL pin of USB controller is connected to AD[13] line
26*4882a593Smuzhiyun * and IDSEL pin of AR2315 is connected to AD[16] line.
27*4882a593Smuzhiyun */
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun #include <linux/types.h>
30*4882a593Smuzhiyun #include <linux/pci.h>
31*4882a593Smuzhiyun #include <linux/platform_device.h>
32*4882a593Smuzhiyun #include <linux/kernel.h>
33*4882a593Smuzhiyun #include <linux/init.h>
34*4882a593Smuzhiyun #include <linux/mm.h>
35*4882a593Smuzhiyun #include <linux/delay.h>
36*4882a593Smuzhiyun #include <linux/bitops.h>
37*4882a593Smuzhiyun #include <linux/irq.h>
38*4882a593Smuzhiyun #include <linux/irqdomain.h>
39*4882a593Smuzhiyun #include <linux/io.h>
40*4882a593Smuzhiyun #include <asm/paccess.h>
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun /*
43*4882a593Smuzhiyun * PCI Bus Interface Registers
44*4882a593Smuzhiyun */
45*4882a593Smuzhiyun #define AR2315_PCI_1MS_REG 0x0008
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun #define AR2315_PCI_1MS_MASK 0x3FFFF /* # of AHB clk cycles in 1ms */
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun #define AR2315_PCI_MISC_CONFIG 0x000c
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun #define AR2315_PCIMISC_TXD_EN 0x00000001 /* Enable TXD for fragments */
52*4882a593Smuzhiyun #define AR2315_PCIMISC_CFG_SEL 0x00000002 /* Mem or Config cycles */
53*4882a593Smuzhiyun #define AR2315_PCIMISC_GIG_MASK 0x0000000C /* bits 31-30 for pci req */
54*4882a593Smuzhiyun #define AR2315_PCIMISC_RST_MODE 0x00000030
55*4882a593Smuzhiyun #define AR2315_PCIRST_INPUT 0x00000000 /* 4:5=0 rst is input */
56*4882a593Smuzhiyun #define AR2315_PCIRST_LOW 0x00000010 /* 4:5=1 rst to GND */
57*4882a593Smuzhiyun #define AR2315_PCIRST_HIGH 0x00000020 /* 4:5=2 rst to VDD */
58*4882a593Smuzhiyun #define AR2315_PCIGRANT_EN 0x00000000 /* 6:7=0 early grant en */
59*4882a593Smuzhiyun #define AR2315_PCIGRANT_FRAME 0x00000040 /* 6:7=1 grant waits 4 frame */
60*4882a593Smuzhiyun #define AR2315_PCIGRANT_IDLE 0x00000080 /* 6:7=2 grant waits 4 idle */
61*4882a593Smuzhiyun #define AR2315_PCIGRANT_GAP 0x00000000 /* 6:7=2 grant waits 4 idle */
62*4882a593Smuzhiyun #define AR2315_PCICACHE_DIS 0x00001000 /* PCI external access cache
63*4882a593Smuzhiyun * disable */
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun #define AR2315_PCI_OUT_TSTAMP 0x0010
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun #define AR2315_PCI_UNCACHE_CFG 0x0014
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun #define AR2315_PCI_IN_EN 0x0100
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun #define AR2315_PCI_IN_EN0 0x01 /* Enable chain 0 */
72*4882a593Smuzhiyun #define AR2315_PCI_IN_EN1 0x02 /* Enable chain 1 */
73*4882a593Smuzhiyun #define AR2315_PCI_IN_EN2 0x04 /* Enable chain 2 */
74*4882a593Smuzhiyun #define AR2315_PCI_IN_EN3 0x08 /* Enable chain 3 */
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun #define AR2315_PCI_IN_DIS 0x0104
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun #define AR2315_PCI_IN_DIS0 0x01 /* Disable chain 0 */
79*4882a593Smuzhiyun #define AR2315_PCI_IN_DIS1 0x02 /* Disable chain 1 */
80*4882a593Smuzhiyun #define AR2315_PCI_IN_DIS2 0x04 /* Disable chain 2 */
81*4882a593Smuzhiyun #define AR2315_PCI_IN_DIS3 0x08 /* Disable chain 3 */
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun #define AR2315_PCI_IN_PTR 0x0200
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun #define AR2315_PCI_OUT_EN 0x0400
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun #define AR2315_PCI_OUT_EN0 0x01 /* Enable chain 0 */
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun #define AR2315_PCI_OUT_DIS 0x0404
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun #define AR2315_PCI_OUT_DIS0 0x01 /* Disable chain 0 */
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun #define AR2315_PCI_OUT_PTR 0x0408
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun /* PCI interrupt status (write one to clear) */
96*4882a593Smuzhiyun #define AR2315_PCI_ISR 0x0500
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun #define AR2315_PCI_INT_TX 0x00000001 /* Desc In Completed */
99*4882a593Smuzhiyun #define AR2315_PCI_INT_TXOK 0x00000002 /* Desc In OK */
100*4882a593Smuzhiyun #define AR2315_PCI_INT_TXERR 0x00000004 /* Desc In ERR */
101*4882a593Smuzhiyun #define AR2315_PCI_INT_TXEOL 0x00000008 /* Desc In End-of-List */
102*4882a593Smuzhiyun #define AR2315_PCI_INT_RX 0x00000010 /* Desc Out Completed */
103*4882a593Smuzhiyun #define AR2315_PCI_INT_RXOK 0x00000020 /* Desc Out OK */
104*4882a593Smuzhiyun #define AR2315_PCI_INT_RXERR 0x00000040 /* Desc Out ERR */
105*4882a593Smuzhiyun #define AR2315_PCI_INT_RXEOL 0x00000080 /* Desc Out EOL */
106*4882a593Smuzhiyun #define AR2315_PCI_INT_TXOOD 0x00000200 /* Desc In Out-of-Desc */
107*4882a593Smuzhiyun #define AR2315_PCI_INT_DESCMASK 0x0000FFFF /* Desc Mask */
108*4882a593Smuzhiyun #define AR2315_PCI_INT_EXT 0x02000000 /* Extern PCI INTA */
109*4882a593Smuzhiyun #define AR2315_PCI_INT_ABORT 0x04000000 /* PCI bus abort event */
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun /* PCI interrupt mask */
112*4882a593Smuzhiyun #define AR2315_PCI_IMR 0x0504
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun /* Global PCI interrupt enable */
115*4882a593Smuzhiyun #define AR2315_PCI_IER 0x0508
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun #define AR2315_PCI_IER_DISABLE 0x00 /* disable pci interrupts */
118*4882a593Smuzhiyun #define AR2315_PCI_IER_ENABLE 0x01 /* enable pci interrupts */
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun #define AR2315_PCI_HOST_IN_EN 0x0800
121*4882a593Smuzhiyun #define AR2315_PCI_HOST_IN_DIS 0x0804
122*4882a593Smuzhiyun #define AR2315_PCI_HOST_IN_PTR 0x0810
123*4882a593Smuzhiyun #define AR2315_PCI_HOST_OUT_EN 0x0900
124*4882a593Smuzhiyun #define AR2315_PCI_HOST_OUT_DIS 0x0904
125*4882a593Smuzhiyun #define AR2315_PCI_HOST_OUT_PTR 0x0908
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun /*
128*4882a593Smuzhiyun * PCI interrupts, which share IP5
129*4882a593Smuzhiyun * Keep ordered according to AR2315_PCI_INT_XXX bits
130*4882a593Smuzhiyun */
131*4882a593Smuzhiyun #define AR2315_PCI_IRQ_EXT 25
132*4882a593Smuzhiyun #define AR2315_PCI_IRQ_ABORT 26
133*4882a593Smuzhiyun #define AR2315_PCI_IRQ_COUNT 27
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun /* Arbitrary size of memory region to access the configuration space */
136*4882a593Smuzhiyun #define AR2315_PCI_CFG_SIZE 0x00100000
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun #define AR2315_PCI_HOST_SLOT 3
139*4882a593Smuzhiyun #define AR2315_PCI_HOST_DEVID ((0xff18 << 16) | PCI_VENDOR_ID_ATHEROS)
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun /*
142*4882a593Smuzhiyun * We need some arbitrary non-zero value to be programmed to the BAR1 register
143*4882a593Smuzhiyun * of PCI host controller to enable DMA. The same value should be used as the
144*4882a593Smuzhiyun * offset to calculate the physical address of DMA buffer for PCI devices.
145*4882a593Smuzhiyun */
146*4882a593Smuzhiyun #define AR2315_PCI_HOST_SDRAM_BASEADDR 0x20000000
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun /* ??? access BAR */
149*4882a593Smuzhiyun #define AR2315_PCI_HOST_MBAR0 0x10000000
150*4882a593Smuzhiyun /* RAM access BAR */
151*4882a593Smuzhiyun #define AR2315_PCI_HOST_MBAR1 AR2315_PCI_HOST_SDRAM_BASEADDR
152*4882a593Smuzhiyun /* ??? access BAR */
153*4882a593Smuzhiyun #define AR2315_PCI_HOST_MBAR2 0x30000000
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun struct ar2315_pci_ctrl {
156*4882a593Smuzhiyun void __iomem *cfg_mem;
157*4882a593Smuzhiyun void __iomem *mmr_mem;
158*4882a593Smuzhiyun unsigned irq;
159*4882a593Smuzhiyun unsigned irq_ext;
160*4882a593Smuzhiyun struct irq_domain *domain;
161*4882a593Smuzhiyun struct pci_controller pci_ctrl;
162*4882a593Smuzhiyun struct resource mem_res;
163*4882a593Smuzhiyun struct resource io_res;
164*4882a593Smuzhiyun };
165*4882a593Smuzhiyun
ar2315_dev_offset(struct device * dev)166*4882a593Smuzhiyun static inline dma_addr_t ar2315_dev_offset(struct device *dev)
167*4882a593Smuzhiyun {
168*4882a593Smuzhiyun if (dev && dev_is_pci(dev))
169*4882a593Smuzhiyun return AR2315_PCI_HOST_SDRAM_BASEADDR;
170*4882a593Smuzhiyun return 0;
171*4882a593Smuzhiyun }
172*4882a593Smuzhiyun
phys_to_dma(struct device * dev,phys_addr_t paddr)173*4882a593Smuzhiyun dma_addr_t phys_to_dma(struct device *dev, phys_addr_t paddr)
174*4882a593Smuzhiyun {
175*4882a593Smuzhiyun return paddr + ar2315_dev_offset(dev);
176*4882a593Smuzhiyun }
177*4882a593Smuzhiyun
dma_to_phys(struct device * dev,dma_addr_t dma_addr)178*4882a593Smuzhiyun phys_addr_t dma_to_phys(struct device *dev, dma_addr_t dma_addr)
179*4882a593Smuzhiyun {
180*4882a593Smuzhiyun return dma_addr - ar2315_dev_offset(dev);
181*4882a593Smuzhiyun }
182*4882a593Smuzhiyun
ar2315_pci_bus_to_apc(struct pci_bus * bus)183*4882a593Smuzhiyun static inline struct ar2315_pci_ctrl *ar2315_pci_bus_to_apc(struct pci_bus *bus)
184*4882a593Smuzhiyun {
185*4882a593Smuzhiyun struct pci_controller *hose = bus->sysdata;
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun return container_of(hose, struct ar2315_pci_ctrl, pci_ctrl);
188*4882a593Smuzhiyun }
189*4882a593Smuzhiyun
ar2315_pci_reg_read(struct ar2315_pci_ctrl * apc,u32 reg)190*4882a593Smuzhiyun static inline u32 ar2315_pci_reg_read(struct ar2315_pci_ctrl *apc, u32 reg)
191*4882a593Smuzhiyun {
192*4882a593Smuzhiyun return __raw_readl(apc->mmr_mem + reg);
193*4882a593Smuzhiyun }
194*4882a593Smuzhiyun
ar2315_pci_reg_write(struct ar2315_pci_ctrl * apc,u32 reg,u32 val)195*4882a593Smuzhiyun static inline void ar2315_pci_reg_write(struct ar2315_pci_ctrl *apc, u32 reg,
196*4882a593Smuzhiyun u32 val)
197*4882a593Smuzhiyun {
198*4882a593Smuzhiyun __raw_writel(val, apc->mmr_mem + reg);
199*4882a593Smuzhiyun }
200*4882a593Smuzhiyun
ar2315_pci_reg_mask(struct ar2315_pci_ctrl * apc,u32 reg,u32 mask,u32 val)201*4882a593Smuzhiyun static inline void ar2315_pci_reg_mask(struct ar2315_pci_ctrl *apc, u32 reg,
202*4882a593Smuzhiyun u32 mask, u32 val)
203*4882a593Smuzhiyun {
204*4882a593Smuzhiyun u32 ret = ar2315_pci_reg_read(apc, reg);
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun ret &= ~mask;
207*4882a593Smuzhiyun ret |= val;
208*4882a593Smuzhiyun ar2315_pci_reg_write(apc, reg, ret);
209*4882a593Smuzhiyun }
210*4882a593Smuzhiyun
ar2315_pci_cfg_access(struct ar2315_pci_ctrl * apc,unsigned devfn,int where,int size,u32 * ptr,bool write)211*4882a593Smuzhiyun static int ar2315_pci_cfg_access(struct ar2315_pci_ctrl *apc, unsigned devfn,
212*4882a593Smuzhiyun int where, int size, u32 *ptr, bool write)
213*4882a593Smuzhiyun {
214*4882a593Smuzhiyun int func = PCI_FUNC(devfn);
215*4882a593Smuzhiyun int dev = PCI_SLOT(devfn);
216*4882a593Smuzhiyun u32 addr = (1 << (13 + dev)) | (func << 8) | (where & ~3);
217*4882a593Smuzhiyun u32 mask = 0xffffffff >> 8 * (4 - size);
218*4882a593Smuzhiyun u32 sh = (where & 3) * 8;
219*4882a593Smuzhiyun u32 value, isr;
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun /* Prevent access past the remapped area */
222*4882a593Smuzhiyun if (addr >= AR2315_PCI_CFG_SIZE || dev > 18)
223*4882a593Smuzhiyun return PCIBIOS_DEVICE_NOT_FOUND;
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun /* Clear pending errors */
226*4882a593Smuzhiyun ar2315_pci_reg_write(apc, AR2315_PCI_ISR, AR2315_PCI_INT_ABORT);
227*4882a593Smuzhiyun /* Select Configuration access */
228*4882a593Smuzhiyun ar2315_pci_reg_mask(apc, AR2315_PCI_MISC_CONFIG, 0,
229*4882a593Smuzhiyun AR2315_PCIMISC_CFG_SEL);
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun mb(); /* PCI must see space change before we begin */
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun value = __raw_readl(apc->cfg_mem + addr);
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun isr = ar2315_pci_reg_read(apc, AR2315_PCI_ISR);
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun if (isr & AR2315_PCI_INT_ABORT)
238*4882a593Smuzhiyun goto exit_err;
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun if (write) {
241*4882a593Smuzhiyun value = (value & ~(mask << sh)) | *ptr << sh;
242*4882a593Smuzhiyun __raw_writel(value, apc->cfg_mem + addr);
243*4882a593Smuzhiyun isr = ar2315_pci_reg_read(apc, AR2315_PCI_ISR);
244*4882a593Smuzhiyun if (isr & AR2315_PCI_INT_ABORT)
245*4882a593Smuzhiyun goto exit_err;
246*4882a593Smuzhiyun } else {
247*4882a593Smuzhiyun *ptr = (value >> sh) & mask;
248*4882a593Smuzhiyun }
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun goto exit;
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun exit_err:
253*4882a593Smuzhiyun ar2315_pci_reg_write(apc, AR2315_PCI_ISR, AR2315_PCI_INT_ABORT);
254*4882a593Smuzhiyun if (!write)
255*4882a593Smuzhiyun *ptr = 0xffffffff;
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun exit:
258*4882a593Smuzhiyun /* Select Memory access */
259*4882a593Smuzhiyun ar2315_pci_reg_mask(apc, AR2315_PCI_MISC_CONFIG, AR2315_PCIMISC_CFG_SEL,
260*4882a593Smuzhiyun 0);
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun return isr & AR2315_PCI_INT_ABORT ? PCIBIOS_DEVICE_NOT_FOUND :
263*4882a593Smuzhiyun PCIBIOS_SUCCESSFUL;
264*4882a593Smuzhiyun }
265*4882a593Smuzhiyun
ar2315_pci_local_cfg_rd(struct ar2315_pci_ctrl * apc,unsigned devfn,int where,u32 * val)266*4882a593Smuzhiyun static inline int ar2315_pci_local_cfg_rd(struct ar2315_pci_ctrl *apc,
267*4882a593Smuzhiyun unsigned devfn, int where, u32 *val)
268*4882a593Smuzhiyun {
269*4882a593Smuzhiyun return ar2315_pci_cfg_access(apc, devfn, where, sizeof(u32), val,
270*4882a593Smuzhiyun false);
271*4882a593Smuzhiyun }
272*4882a593Smuzhiyun
ar2315_pci_local_cfg_wr(struct ar2315_pci_ctrl * apc,unsigned devfn,int where,u32 val)273*4882a593Smuzhiyun static inline int ar2315_pci_local_cfg_wr(struct ar2315_pci_ctrl *apc,
274*4882a593Smuzhiyun unsigned devfn, int where, u32 val)
275*4882a593Smuzhiyun {
276*4882a593Smuzhiyun return ar2315_pci_cfg_access(apc, devfn, where, sizeof(u32), &val,
277*4882a593Smuzhiyun true);
278*4882a593Smuzhiyun }
279*4882a593Smuzhiyun
ar2315_pci_cfg_read(struct pci_bus * bus,unsigned devfn,int where,int size,u32 * value)280*4882a593Smuzhiyun static int ar2315_pci_cfg_read(struct pci_bus *bus, unsigned devfn, int where,
281*4882a593Smuzhiyun int size, u32 *value)
282*4882a593Smuzhiyun {
283*4882a593Smuzhiyun struct ar2315_pci_ctrl *apc = ar2315_pci_bus_to_apc(bus);
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun if (PCI_SLOT(devfn) == AR2315_PCI_HOST_SLOT)
286*4882a593Smuzhiyun return PCIBIOS_DEVICE_NOT_FOUND;
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun return ar2315_pci_cfg_access(apc, devfn, where, size, value, false);
289*4882a593Smuzhiyun }
290*4882a593Smuzhiyun
ar2315_pci_cfg_write(struct pci_bus * bus,unsigned devfn,int where,int size,u32 value)291*4882a593Smuzhiyun static int ar2315_pci_cfg_write(struct pci_bus *bus, unsigned devfn, int where,
292*4882a593Smuzhiyun int size, u32 value)
293*4882a593Smuzhiyun {
294*4882a593Smuzhiyun struct ar2315_pci_ctrl *apc = ar2315_pci_bus_to_apc(bus);
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun if (PCI_SLOT(devfn) == AR2315_PCI_HOST_SLOT)
297*4882a593Smuzhiyun return PCIBIOS_DEVICE_NOT_FOUND;
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun return ar2315_pci_cfg_access(apc, devfn, where, size, &value, true);
300*4882a593Smuzhiyun }
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun static struct pci_ops ar2315_pci_ops = {
303*4882a593Smuzhiyun .read = ar2315_pci_cfg_read,
304*4882a593Smuzhiyun .write = ar2315_pci_cfg_write,
305*4882a593Smuzhiyun };
306*4882a593Smuzhiyun
ar2315_pci_host_setup(struct ar2315_pci_ctrl * apc)307*4882a593Smuzhiyun static int ar2315_pci_host_setup(struct ar2315_pci_ctrl *apc)
308*4882a593Smuzhiyun {
309*4882a593Smuzhiyun unsigned devfn = PCI_DEVFN(AR2315_PCI_HOST_SLOT, 0);
310*4882a593Smuzhiyun int res;
311*4882a593Smuzhiyun u32 id;
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun res = ar2315_pci_local_cfg_rd(apc, devfn, PCI_VENDOR_ID, &id);
314*4882a593Smuzhiyun if (res != PCIBIOS_SUCCESSFUL || id != AR2315_PCI_HOST_DEVID)
315*4882a593Smuzhiyun return -ENODEV;
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun /* Program MBARs */
318*4882a593Smuzhiyun ar2315_pci_local_cfg_wr(apc, devfn, PCI_BASE_ADDRESS_0,
319*4882a593Smuzhiyun AR2315_PCI_HOST_MBAR0);
320*4882a593Smuzhiyun ar2315_pci_local_cfg_wr(apc, devfn, PCI_BASE_ADDRESS_1,
321*4882a593Smuzhiyun AR2315_PCI_HOST_MBAR1);
322*4882a593Smuzhiyun ar2315_pci_local_cfg_wr(apc, devfn, PCI_BASE_ADDRESS_2,
323*4882a593Smuzhiyun AR2315_PCI_HOST_MBAR2);
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun /* Run */
326*4882a593Smuzhiyun ar2315_pci_local_cfg_wr(apc, devfn, PCI_COMMAND, PCI_COMMAND_MEMORY |
327*4882a593Smuzhiyun PCI_COMMAND_MASTER | PCI_COMMAND_SPECIAL |
328*4882a593Smuzhiyun PCI_COMMAND_INVALIDATE | PCI_COMMAND_PARITY |
329*4882a593Smuzhiyun PCI_COMMAND_SERR | PCI_COMMAND_FAST_BACK);
330*4882a593Smuzhiyun
331*4882a593Smuzhiyun return 0;
332*4882a593Smuzhiyun }
333*4882a593Smuzhiyun
ar2315_pci_irq_handler(struct irq_desc * desc)334*4882a593Smuzhiyun static void ar2315_pci_irq_handler(struct irq_desc *desc)
335*4882a593Smuzhiyun {
336*4882a593Smuzhiyun struct ar2315_pci_ctrl *apc = irq_desc_get_handler_data(desc);
337*4882a593Smuzhiyun u32 pending = ar2315_pci_reg_read(apc, AR2315_PCI_ISR) &
338*4882a593Smuzhiyun ar2315_pci_reg_read(apc, AR2315_PCI_IMR);
339*4882a593Smuzhiyun unsigned pci_irq = 0;
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun if (pending)
342*4882a593Smuzhiyun pci_irq = irq_find_mapping(apc->domain, __ffs(pending));
343*4882a593Smuzhiyun
344*4882a593Smuzhiyun if (pci_irq)
345*4882a593Smuzhiyun generic_handle_irq(pci_irq);
346*4882a593Smuzhiyun else
347*4882a593Smuzhiyun spurious_interrupt();
348*4882a593Smuzhiyun }
349*4882a593Smuzhiyun
ar2315_pci_irq_mask(struct irq_data * d)350*4882a593Smuzhiyun static void ar2315_pci_irq_mask(struct irq_data *d)
351*4882a593Smuzhiyun {
352*4882a593Smuzhiyun struct ar2315_pci_ctrl *apc = irq_data_get_irq_chip_data(d);
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun ar2315_pci_reg_mask(apc, AR2315_PCI_IMR, BIT(d->hwirq), 0);
355*4882a593Smuzhiyun }
356*4882a593Smuzhiyun
ar2315_pci_irq_mask_ack(struct irq_data * d)357*4882a593Smuzhiyun static void ar2315_pci_irq_mask_ack(struct irq_data *d)
358*4882a593Smuzhiyun {
359*4882a593Smuzhiyun struct ar2315_pci_ctrl *apc = irq_data_get_irq_chip_data(d);
360*4882a593Smuzhiyun u32 m = BIT(d->hwirq);
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun ar2315_pci_reg_mask(apc, AR2315_PCI_IMR, m, 0);
363*4882a593Smuzhiyun ar2315_pci_reg_write(apc, AR2315_PCI_ISR, m);
364*4882a593Smuzhiyun }
365*4882a593Smuzhiyun
ar2315_pci_irq_unmask(struct irq_data * d)366*4882a593Smuzhiyun static void ar2315_pci_irq_unmask(struct irq_data *d)
367*4882a593Smuzhiyun {
368*4882a593Smuzhiyun struct ar2315_pci_ctrl *apc = irq_data_get_irq_chip_data(d);
369*4882a593Smuzhiyun
370*4882a593Smuzhiyun ar2315_pci_reg_mask(apc, AR2315_PCI_IMR, 0, BIT(d->hwirq));
371*4882a593Smuzhiyun }
372*4882a593Smuzhiyun
373*4882a593Smuzhiyun static struct irq_chip ar2315_pci_irq_chip = {
374*4882a593Smuzhiyun .name = "AR2315-PCI",
375*4882a593Smuzhiyun .irq_mask = ar2315_pci_irq_mask,
376*4882a593Smuzhiyun .irq_mask_ack = ar2315_pci_irq_mask_ack,
377*4882a593Smuzhiyun .irq_unmask = ar2315_pci_irq_unmask,
378*4882a593Smuzhiyun };
379*4882a593Smuzhiyun
ar2315_pci_irq_map(struct irq_domain * d,unsigned irq,irq_hw_number_t hw)380*4882a593Smuzhiyun static int ar2315_pci_irq_map(struct irq_domain *d, unsigned irq,
381*4882a593Smuzhiyun irq_hw_number_t hw)
382*4882a593Smuzhiyun {
383*4882a593Smuzhiyun irq_set_chip_and_handler(irq, &ar2315_pci_irq_chip, handle_level_irq);
384*4882a593Smuzhiyun irq_set_chip_data(irq, d->host_data);
385*4882a593Smuzhiyun return 0;
386*4882a593Smuzhiyun }
387*4882a593Smuzhiyun
388*4882a593Smuzhiyun static struct irq_domain_ops ar2315_pci_irq_domain_ops = {
389*4882a593Smuzhiyun .map = ar2315_pci_irq_map,
390*4882a593Smuzhiyun };
391*4882a593Smuzhiyun
ar2315_pci_irq_init(struct ar2315_pci_ctrl * apc)392*4882a593Smuzhiyun static void ar2315_pci_irq_init(struct ar2315_pci_ctrl *apc)
393*4882a593Smuzhiyun {
394*4882a593Smuzhiyun ar2315_pci_reg_mask(apc, AR2315_PCI_IER, AR2315_PCI_IER_ENABLE, 0);
395*4882a593Smuzhiyun ar2315_pci_reg_mask(apc, AR2315_PCI_IMR, (AR2315_PCI_INT_ABORT |
396*4882a593Smuzhiyun AR2315_PCI_INT_EXT), 0);
397*4882a593Smuzhiyun
398*4882a593Smuzhiyun apc->irq_ext = irq_create_mapping(apc->domain, AR2315_PCI_IRQ_EXT);
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun irq_set_chained_handler_and_data(apc->irq, ar2315_pci_irq_handler,
401*4882a593Smuzhiyun apc);
402*4882a593Smuzhiyun
403*4882a593Smuzhiyun /* Clear any pending Abort or external Interrupts
404*4882a593Smuzhiyun * and enable interrupt processing */
405*4882a593Smuzhiyun ar2315_pci_reg_write(apc, AR2315_PCI_ISR, AR2315_PCI_INT_ABORT |
406*4882a593Smuzhiyun AR2315_PCI_INT_EXT);
407*4882a593Smuzhiyun ar2315_pci_reg_mask(apc, AR2315_PCI_IER, 0, AR2315_PCI_IER_ENABLE);
408*4882a593Smuzhiyun }
409*4882a593Smuzhiyun
ar2315_pci_probe(struct platform_device * pdev)410*4882a593Smuzhiyun static int ar2315_pci_probe(struct platform_device *pdev)
411*4882a593Smuzhiyun {
412*4882a593Smuzhiyun struct ar2315_pci_ctrl *apc;
413*4882a593Smuzhiyun struct device *dev = &pdev->dev;
414*4882a593Smuzhiyun struct resource *res;
415*4882a593Smuzhiyun int irq, err;
416*4882a593Smuzhiyun
417*4882a593Smuzhiyun apc = devm_kzalloc(dev, sizeof(*apc), GFP_KERNEL);
418*4882a593Smuzhiyun if (!apc)
419*4882a593Smuzhiyun return -ENOMEM;
420*4882a593Smuzhiyun
421*4882a593Smuzhiyun irq = platform_get_irq(pdev, 0);
422*4882a593Smuzhiyun if (irq < 0)
423*4882a593Smuzhiyun return -EINVAL;
424*4882a593Smuzhiyun apc->irq = irq;
425*4882a593Smuzhiyun
426*4882a593Smuzhiyun apc->mmr_mem = devm_platform_ioremap_resource_byname(pdev,
427*4882a593Smuzhiyun "ar2315-pci-ctrl");
428*4882a593Smuzhiyun if (IS_ERR(apc->mmr_mem))
429*4882a593Smuzhiyun return PTR_ERR(apc->mmr_mem);
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun res = platform_get_resource_byname(pdev, IORESOURCE_MEM,
432*4882a593Smuzhiyun "ar2315-pci-ext");
433*4882a593Smuzhiyun if (!res)
434*4882a593Smuzhiyun return -EINVAL;
435*4882a593Smuzhiyun
436*4882a593Smuzhiyun apc->mem_res.name = "AR2315 PCI mem space";
437*4882a593Smuzhiyun apc->mem_res.parent = res;
438*4882a593Smuzhiyun apc->mem_res.start = res->start;
439*4882a593Smuzhiyun apc->mem_res.end = res->end;
440*4882a593Smuzhiyun apc->mem_res.flags = IORESOURCE_MEM;
441*4882a593Smuzhiyun
442*4882a593Smuzhiyun /* Remap PCI config space */
443*4882a593Smuzhiyun apc->cfg_mem = devm_ioremap(dev, res->start,
444*4882a593Smuzhiyun AR2315_PCI_CFG_SIZE);
445*4882a593Smuzhiyun if (!apc->cfg_mem) {
446*4882a593Smuzhiyun dev_err(dev, "failed to remap PCI config space\n");
447*4882a593Smuzhiyun return -ENOMEM;
448*4882a593Smuzhiyun }
449*4882a593Smuzhiyun
450*4882a593Smuzhiyun /* Reset the PCI bus by setting bits 5-4 in PCI_MCFG */
451*4882a593Smuzhiyun ar2315_pci_reg_mask(apc, AR2315_PCI_MISC_CONFIG,
452*4882a593Smuzhiyun AR2315_PCIMISC_RST_MODE,
453*4882a593Smuzhiyun AR2315_PCIRST_LOW);
454*4882a593Smuzhiyun msleep(100);
455*4882a593Smuzhiyun
456*4882a593Smuzhiyun /* Bring the PCI out of reset */
457*4882a593Smuzhiyun ar2315_pci_reg_mask(apc, AR2315_PCI_MISC_CONFIG,
458*4882a593Smuzhiyun AR2315_PCIMISC_RST_MODE,
459*4882a593Smuzhiyun AR2315_PCIRST_HIGH | AR2315_PCICACHE_DIS | 0x8);
460*4882a593Smuzhiyun
461*4882a593Smuzhiyun ar2315_pci_reg_write(apc, AR2315_PCI_UNCACHE_CFG,
462*4882a593Smuzhiyun 0x1E | /* 1GB uncached */
463*4882a593Smuzhiyun (1 << 5) | /* Enable uncached */
464*4882a593Smuzhiyun (0x2 << 30) /* Base: 0x80000000 */);
465*4882a593Smuzhiyun ar2315_pci_reg_read(apc, AR2315_PCI_UNCACHE_CFG);
466*4882a593Smuzhiyun
467*4882a593Smuzhiyun msleep(500);
468*4882a593Smuzhiyun
469*4882a593Smuzhiyun err = ar2315_pci_host_setup(apc);
470*4882a593Smuzhiyun if (err)
471*4882a593Smuzhiyun return err;
472*4882a593Smuzhiyun
473*4882a593Smuzhiyun apc->domain = irq_domain_add_linear(NULL, AR2315_PCI_IRQ_COUNT,
474*4882a593Smuzhiyun &ar2315_pci_irq_domain_ops, apc);
475*4882a593Smuzhiyun if (!apc->domain) {
476*4882a593Smuzhiyun dev_err(dev, "failed to add IRQ domain\n");
477*4882a593Smuzhiyun return -ENOMEM;
478*4882a593Smuzhiyun }
479*4882a593Smuzhiyun
480*4882a593Smuzhiyun ar2315_pci_irq_init(apc);
481*4882a593Smuzhiyun
482*4882a593Smuzhiyun /* PCI controller does not support I/O ports */
483*4882a593Smuzhiyun apc->io_res.name = "AR2315 IO space";
484*4882a593Smuzhiyun apc->io_res.start = 0;
485*4882a593Smuzhiyun apc->io_res.end = 0;
486*4882a593Smuzhiyun apc->io_res.flags = IORESOURCE_IO,
487*4882a593Smuzhiyun
488*4882a593Smuzhiyun apc->pci_ctrl.pci_ops = &ar2315_pci_ops;
489*4882a593Smuzhiyun apc->pci_ctrl.mem_resource = &apc->mem_res,
490*4882a593Smuzhiyun apc->pci_ctrl.io_resource = &apc->io_res,
491*4882a593Smuzhiyun
492*4882a593Smuzhiyun register_pci_controller(&apc->pci_ctrl);
493*4882a593Smuzhiyun
494*4882a593Smuzhiyun dev_info(dev, "register PCI controller\n");
495*4882a593Smuzhiyun
496*4882a593Smuzhiyun return 0;
497*4882a593Smuzhiyun }
498*4882a593Smuzhiyun
499*4882a593Smuzhiyun static struct platform_driver ar2315_pci_driver = {
500*4882a593Smuzhiyun .probe = ar2315_pci_probe,
501*4882a593Smuzhiyun .driver = {
502*4882a593Smuzhiyun .name = "ar2315-pci",
503*4882a593Smuzhiyun },
504*4882a593Smuzhiyun };
505*4882a593Smuzhiyun
ar2315_pci_init(void)506*4882a593Smuzhiyun static int __init ar2315_pci_init(void)
507*4882a593Smuzhiyun {
508*4882a593Smuzhiyun return platform_driver_register(&ar2315_pci_driver);
509*4882a593Smuzhiyun }
510*4882a593Smuzhiyun arch_initcall(ar2315_pci_init);
511*4882a593Smuzhiyun
pcibios_map_irq(const struct pci_dev * dev,u8 slot,u8 pin)512*4882a593Smuzhiyun int pcibios_map_irq(const struct pci_dev *dev, u8 slot, u8 pin)
513*4882a593Smuzhiyun {
514*4882a593Smuzhiyun struct ar2315_pci_ctrl *apc = ar2315_pci_bus_to_apc(dev->bus);
515*4882a593Smuzhiyun
516*4882a593Smuzhiyun return slot ? 0 : apc->irq_ext;
517*4882a593Smuzhiyun }
518*4882a593Smuzhiyun
pcibios_plat_dev_init(struct pci_dev * dev)519*4882a593Smuzhiyun int pcibios_plat_dev_init(struct pci_dev *dev)
520*4882a593Smuzhiyun {
521*4882a593Smuzhiyun return 0;
522*4882a593Smuzhiyun }
523