xref: /OK3568_Linux_fs/kernel/arch/mips/pci/ops-tx4927.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Define the pci_ops for the PCIC on Toshiba TX4927, TX4938, etc.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Based on linux/arch/mips/pci/ops-tx4938.c,
6*4882a593Smuzhiyun  *	    linux/arch/mips/pci/fixup-rbtx4938.c,
7*4882a593Smuzhiyun  *	    linux/arch/mips/txx9/rbtx4938/setup.c,
8*4882a593Smuzhiyun  *	    and RBTX49xx patch from CELF patch archive.
9*4882a593Smuzhiyun  *
10*4882a593Smuzhiyun  * 2003-2005 (c) MontaVista Software, Inc.
11*4882a593Smuzhiyun  * Copyright (C) 2004 by Ralf Baechle (ralf@linux-mips.org)
12*4882a593Smuzhiyun  * (C) Copyright TOSHIBA CORPORATION 2000-2001, 2004-2007
13*4882a593Smuzhiyun  */
14*4882a593Smuzhiyun #include <linux/kernel.h>
15*4882a593Smuzhiyun #include <linux/interrupt.h>
16*4882a593Smuzhiyun #include <linux/irq.h>
17*4882a593Smuzhiyun #include <asm/txx9/pci.h>
18*4882a593Smuzhiyun #include <asm/txx9/tx4927pcic.h>
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun static struct {
21*4882a593Smuzhiyun 	struct pci_controller *channel;
22*4882a593Smuzhiyun 	struct tx4927_pcic_reg __iomem *pcicptr;
23*4882a593Smuzhiyun } pcicptrs[2];	/* TX4938 has 2 pcic */
24*4882a593Smuzhiyun 
set_tx4927_pcicptr(struct pci_controller * channel,struct tx4927_pcic_reg __iomem * pcicptr)25*4882a593Smuzhiyun static void __init set_tx4927_pcicptr(struct pci_controller *channel,
26*4882a593Smuzhiyun 				      struct tx4927_pcic_reg __iomem *pcicptr)
27*4882a593Smuzhiyun {
28*4882a593Smuzhiyun 	int i;
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(pcicptrs); i++) {
31*4882a593Smuzhiyun 		if (pcicptrs[i].channel == channel) {
32*4882a593Smuzhiyun 			pcicptrs[i].pcicptr = pcicptr;
33*4882a593Smuzhiyun 			return;
34*4882a593Smuzhiyun 		}
35*4882a593Smuzhiyun 	}
36*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(pcicptrs); i++) {
37*4882a593Smuzhiyun 		if (!pcicptrs[i].channel) {
38*4882a593Smuzhiyun 			pcicptrs[i].channel = channel;
39*4882a593Smuzhiyun 			pcicptrs[i].pcicptr = pcicptr;
40*4882a593Smuzhiyun 			return;
41*4882a593Smuzhiyun 		}
42*4882a593Smuzhiyun 	}
43*4882a593Smuzhiyun 	BUG();
44*4882a593Smuzhiyun }
45*4882a593Smuzhiyun 
get_tx4927_pcicptr(struct pci_controller * channel)46*4882a593Smuzhiyun struct tx4927_pcic_reg __iomem *get_tx4927_pcicptr(
47*4882a593Smuzhiyun 	struct pci_controller *channel)
48*4882a593Smuzhiyun {
49*4882a593Smuzhiyun 	int i;
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(pcicptrs); i++) {
52*4882a593Smuzhiyun 		if (pcicptrs[i].channel == channel)
53*4882a593Smuzhiyun 			return pcicptrs[i].pcicptr;
54*4882a593Smuzhiyun 	}
55*4882a593Smuzhiyun 	return NULL;
56*4882a593Smuzhiyun }
57*4882a593Smuzhiyun 
mkaddr(struct pci_bus * bus,unsigned int devfn,int where,struct tx4927_pcic_reg __iomem * pcicptr)58*4882a593Smuzhiyun static int mkaddr(struct pci_bus *bus, unsigned int devfn, int where,
59*4882a593Smuzhiyun 		  struct tx4927_pcic_reg __iomem *pcicptr)
60*4882a593Smuzhiyun {
61*4882a593Smuzhiyun 	if (bus->parent == NULL &&
62*4882a593Smuzhiyun 	    devfn >= PCI_DEVFN(TX4927_PCIC_MAX_DEVNU, 0))
63*4882a593Smuzhiyun 		return -1;
64*4882a593Smuzhiyun 	__raw_writel(((bus->number & 0xff) << 0x10)
65*4882a593Smuzhiyun 		     | ((devfn & 0xff) << 0x08) | (where & 0xfc)
66*4882a593Smuzhiyun 		     | (bus->parent ? 1 : 0),
67*4882a593Smuzhiyun 		     &pcicptr->g2pcfgadrs);
68*4882a593Smuzhiyun 	/* clear M_ABORT and Disable M_ABORT Int. */
69*4882a593Smuzhiyun 	__raw_writel((__raw_readl(&pcicptr->pcistatus) & 0x0000ffff)
70*4882a593Smuzhiyun 		     | (PCI_STATUS_REC_MASTER_ABORT << 16),
71*4882a593Smuzhiyun 		     &pcicptr->pcistatus);
72*4882a593Smuzhiyun 	return 0;
73*4882a593Smuzhiyun }
74*4882a593Smuzhiyun 
check_abort(struct tx4927_pcic_reg __iomem * pcicptr)75*4882a593Smuzhiyun static int check_abort(struct tx4927_pcic_reg __iomem *pcicptr)
76*4882a593Smuzhiyun {
77*4882a593Smuzhiyun 	int code = PCIBIOS_SUCCESSFUL;
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun 	/* wait write cycle completion before checking error status */
80*4882a593Smuzhiyun 	while (__raw_readl(&pcicptr->pcicstatus) & TX4927_PCIC_PCICSTATUS_IWB)
81*4882a593Smuzhiyun 		;
82*4882a593Smuzhiyun 	if (__raw_readl(&pcicptr->pcistatus)
83*4882a593Smuzhiyun 	    & (PCI_STATUS_REC_MASTER_ABORT << 16)) {
84*4882a593Smuzhiyun 		__raw_writel((__raw_readl(&pcicptr->pcistatus) & 0x0000ffff)
85*4882a593Smuzhiyun 			     | (PCI_STATUS_REC_MASTER_ABORT << 16),
86*4882a593Smuzhiyun 			     &pcicptr->pcistatus);
87*4882a593Smuzhiyun 		/* flush write buffer */
88*4882a593Smuzhiyun 		iob();
89*4882a593Smuzhiyun 		code = PCIBIOS_DEVICE_NOT_FOUND;
90*4882a593Smuzhiyun 	}
91*4882a593Smuzhiyun 	return code;
92*4882a593Smuzhiyun }
93*4882a593Smuzhiyun 
icd_readb(int offset,struct tx4927_pcic_reg __iomem * pcicptr)94*4882a593Smuzhiyun static u8 icd_readb(int offset, struct tx4927_pcic_reg __iomem *pcicptr)
95*4882a593Smuzhiyun {
96*4882a593Smuzhiyun #ifdef __BIG_ENDIAN
97*4882a593Smuzhiyun 	offset ^= 3;
98*4882a593Smuzhiyun #endif
99*4882a593Smuzhiyun 	return __raw_readb((void __iomem *)&pcicptr->g2pcfgdata + offset);
100*4882a593Smuzhiyun }
icd_readw(int offset,struct tx4927_pcic_reg __iomem * pcicptr)101*4882a593Smuzhiyun static u16 icd_readw(int offset, struct tx4927_pcic_reg __iomem *pcicptr)
102*4882a593Smuzhiyun {
103*4882a593Smuzhiyun #ifdef __BIG_ENDIAN
104*4882a593Smuzhiyun 	offset ^= 2;
105*4882a593Smuzhiyun #endif
106*4882a593Smuzhiyun 	return __raw_readw((void __iomem *)&pcicptr->g2pcfgdata + offset);
107*4882a593Smuzhiyun }
icd_readl(struct tx4927_pcic_reg __iomem * pcicptr)108*4882a593Smuzhiyun static u32 icd_readl(struct tx4927_pcic_reg __iomem *pcicptr)
109*4882a593Smuzhiyun {
110*4882a593Smuzhiyun 	return __raw_readl(&pcicptr->g2pcfgdata);
111*4882a593Smuzhiyun }
icd_writeb(u8 val,int offset,struct tx4927_pcic_reg __iomem * pcicptr)112*4882a593Smuzhiyun static void icd_writeb(u8 val, int offset,
113*4882a593Smuzhiyun 		       struct tx4927_pcic_reg __iomem *pcicptr)
114*4882a593Smuzhiyun {
115*4882a593Smuzhiyun #ifdef __BIG_ENDIAN
116*4882a593Smuzhiyun 	offset ^= 3;
117*4882a593Smuzhiyun #endif
118*4882a593Smuzhiyun 	__raw_writeb(val, (void __iomem *)&pcicptr->g2pcfgdata + offset);
119*4882a593Smuzhiyun }
icd_writew(u16 val,int offset,struct tx4927_pcic_reg __iomem * pcicptr)120*4882a593Smuzhiyun static void icd_writew(u16 val, int offset,
121*4882a593Smuzhiyun 		       struct tx4927_pcic_reg __iomem *pcicptr)
122*4882a593Smuzhiyun {
123*4882a593Smuzhiyun #ifdef __BIG_ENDIAN
124*4882a593Smuzhiyun 	offset ^= 2;
125*4882a593Smuzhiyun #endif
126*4882a593Smuzhiyun 	__raw_writew(val, (void __iomem *)&pcicptr->g2pcfgdata + offset);
127*4882a593Smuzhiyun }
icd_writel(u32 val,struct tx4927_pcic_reg __iomem * pcicptr)128*4882a593Smuzhiyun static void icd_writel(u32 val, struct tx4927_pcic_reg __iomem *pcicptr)
129*4882a593Smuzhiyun {
130*4882a593Smuzhiyun 	__raw_writel(val, &pcicptr->g2pcfgdata);
131*4882a593Smuzhiyun }
132*4882a593Smuzhiyun 
pci_bus_to_pcicptr(struct pci_bus * bus)133*4882a593Smuzhiyun static struct tx4927_pcic_reg __iomem *pci_bus_to_pcicptr(struct pci_bus *bus)
134*4882a593Smuzhiyun {
135*4882a593Smuzhiyun 	struct pci_controller *channel = bus->sysdata;
136*4882a593Smuzhiyun 	return get_tx4927_pcicptr(channel);
137*4882a593Smuzhiyun }
138*4882a593Smuzhiyun 
tx4927_pci_config_read(struct pci_bus * bus,unsigned int devfn,int where,int size,u32 * val)139*4882a593Smuzhiyun static int tx4927_pci_config_read(struct pci_bus *bus, unsigned int devfn,
140*4882a593Smuzhiyun 				  int where, int size, u32 *val)
141*4882a593Smuzhiyun {
142*4882a593Smuzhiyun 	struct tx4927_pcic_reg __iomem *pcicptr = pci_bus_to_pcicptr(bus);
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun 	if (mkaddr(bus, devfn, where, pcicptr)) {
145*4882a593Smuzhiyun 		*val = 0xffffffff;
146*4882a593Smuzhiyun 		return -1;
147*4882a593Smuzhiyun 	}
148*4882a593Smuzhiyun 	switch (size) {
149*4882a593Smuzhiyun 	case 1:
150*4882a593Smuzhiyun 		*val = icd_readb(where & 3, pcicptr);
151*4882a593Smuzhiyun 		break;
152*4882a593Smuzhiyun 	case 2:
153*4882a593Smuzhiyun 		*val = icd_readw(where & 3, pcicptr);
154*4882a593Smuzhiyun 		break;
155*4882a593Smuzhiyun 	default:
156*4882a593Smuzhiyun 		*val = icd_readl(pcicptr);
157*4882a593Smuzhiyun 	}
158*4882a593Smuzhiyun 	return check_abort(pcicptr);
159*4882a593Smuzhiyun }
160*4882a593Smuzhiyun 
tx4927_pci_config_write(struct pci_bus * bus,unsigned int devfn,int where,int size,u32 val)161*4882a593Smuzhiyun static int tx4927_pci_config_write(struct pci_bus *bus, unsigned int devfn,
162*4882a593Smuzhiyun 				   int where, int size, u32 val)
163*4882a593Smuzhiyun {
164*4882a593Smuzhiyun 	struct tx4927_pcic_reg __iomem *pcicptr = pci_bus_to_pcicptr(bus);
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun 	if (mkaddr(bus, devfn, where, pcicptr))
167*4882a593Smuzhiyun 		return -1;
168*4882a593Smuzhiyun 	switch (size) {
169*4882a593Smuzhiyun 	case 1:
170*4882a593Smuzhiyun 		icd_writeb(val, where & 3, pcicptr);
171*4882a593Smuzhiyun 		break;
172*4882a593Smuzhiyun 	case 2:
173*4882a593Smuzhiyun 		icd_writew(val, where & 3, pcicptr);
174*4882a593Smuzhiyun 		break;
175*4882a593Smuzhiyun 	default:
176*4882a593Smuzhiyun 		icd_writel(val, pcicptr);
177*4882a593Smuzhiyun 	}
178*4882a593Smuzhiyun 	return check_abort(pcicptr);
179*4882a593Smuzhiyun }
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun static struct pci_ops tx4927_pci_ops = {
182*4882a593Smuzhiyun 	.read = tx4927_pci_config_read,
183*4882a593Smuzhiyun 	.write = tx4927_pci_config_write,
184*4882a593Smuzhiyun };
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun static struct {
187*4882a593Smuzhiyun 	u8 trdyto;
188*4882a593Smuzhiyun 	u8 retryto;
189*4882a593Smuzhiyun 	u16 gbwc;
190*4882a593Smuzhiyun } tx4927_pci_opts = {
191*4882a593Smuzhiyun 	.trdyto = 0,
192*4882a593Smuzhiyun 	.retryto = 0,
193*4882a593Smuzhiyun 	.gbwc = 0xfe0,	/* 4064 GBUSCLK for CCFG.GTOT=0b11 */
194*4882a593Smuzhiyun };
195*4882a593Smuzhiyun 
tx4927_pcibios_setup(char * str)196*4882a593Smuzhiyun char *tx4927_pcibios_setup(char *str)
197*4882a593Smuzhiyun {
198*4882a593Smuzhiyun 	if (!strncmp(str, "trdyto=", 7)) {
199*4882a593Smuzhiyun 		u8 val = 0;
200*4882a593Smuzhiyun 		if (kstrtou8(str + 7, 0, &val) == 0)
201*4882a593Smuzhiyun 			tx4927_pci_opts.trdyto = val;
202*4882a593Smuzhiyun 		return NULL;
203*4882a593Smuzhiyun 	}
204*4882a593Smuzhiyun 	if (!strncmp(str, "retryto=", 8)) {
205*4882a593Smuzhiyun 		u8 val = 0;
206*4882a593Smuzhiyun 		if (kstrtou8(str + 8, 0, &val) == 0)
207*4882a593Smuzhiyun 			tx4927_pci_opts.retryto = val;
208*4882a593Smuzhiyun 		return NULL;
209*4882a593Smuzhiyun 	}
210*4882a593Smuzhiyun 	if (!strncmp(str, "gbwc=", 5)) {
211*4882a593Smuzhiyun 		u16 val;
212*4882a593Smuzhiyun 		if (kstrtou16(str + 5, 0, &val) == 0)
213*4882a593Smuzhiyun 			tx4927_pci_opts.gbwc = val;
214*4882a593Smuzhiyun 		return NULL;
215*4882a593Smuzhiyun 	}
216*4882a593Smuzhiyun 	return str;
217*4882a593Smuzhiyun }
218*4882a593Smuzhiyun 
tx4927_pcic_setup(struct tx4927_pcic_reg __iomem * pcicptr,struct pci_controller * channel,int extarb)219*4882a593Smuzhiyun void __init tx4927_pcic_setup(struct tx4927_pcic_reg __iomem *pcicptr,
220*4882a593Smuzhiyun 			      struct pci_controller *channel, int extarb)
221*4882a593Smuzhiyun {
222*4882a593Smuzhiyun 	int i;
223*4882a593Smuzhiyun 	unsigned long flags;
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun 	set_tx4927_pcicptr(channel, pcicptr);
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun 	if (!channel->pci_ops)
228*4882a593Smuzhiyun 		printk(KERN_INFO
229*4882a593Smuzhiyun 		       "PCIC -- DID:%04x VID:%04x RID:%02x Arbiter:%s\n",
230*4882a593Smuzhiyun 		       __raw_readl(&pcicptr->pciid) >> 16,
231*4882a593Smuzhiyun 		       __raw_readl(&pcicptr->pciid) & 0xffff,
232*4882a593Smuzhiyun 		       __raw_readl(&pcicptr->pciccrev) & 0xff,
233*4882a593Smuzhiyun 			extarb ? "External" : "Internal");
234*4882a593Smuzhiyun 	channel->pci_ops = &tx4927_pci_ops;
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun 	local_irq_save(flags);
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun 	/* Disable All Initiator Space */
239*4882a593Smuzhiyun 	__raw_writel(__raw_readl(&pcicptr->pciccfg)
240*4882a593Smuzhiyun 		     & ~(TX4927_PCIC_PCICCFG_G2PMEN(0)
241*4882a593Smuzhiyun 			 | TX4927_PCIC_PCICCFG_G2PMEN(1)
242*4882a593Smuzhiyun 			 | TX4927_PCIC_PCICCFG_G2PMEN(2)
243*4882a593Smuzhiyun 			 | TX4927_PCIC_PCICCFG_G2PIOEN),
244*4882a593Smuzhiyun 		     &pcicptr->pciccfg);
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun 	/* GB->PCI mappings */
247*4882a593Smuzhiyun 	__raw_writel((channel->io_resource->end - channel->io_resource->start)
248*4882a593Smuzhiyun 		     >> 4,
249*4882a593Smuzhiyun 		     &pcicptr->g2piomask);
250*4882a593Smuzhiyun 	____raw_writeq((channel->io_resource->start +
251*4882a593Smuzhiyun 			channel->io_map_base - IO_BASE) |
252*4882a593Smuzhiyun #ifdef __BIG_ENDIAN
253*4882a593Smuzhiyun 		       TX4927_PCIC_G2PIOGBASE_ECHG
254*4882a593Smuzhiyun #else
255*4882a593Smuzhiyun 		       TX4927_PCIC_G2PIOGBASE_BSDIS
256*4882a593Smuzhiyun #endif
257*4882a593Smuzhiyun 		       , &pcicptr->g2piogbase);
258*4882a593Smuzhiyun 	____raw_writeq(channel->io_resource->start - channel->io_offset,
259*4882a593Smuzhiyun 		       &pcicptr->g2piopbase);
260*4882a593Smuzhiyun 	for (i = 0; i < 3; i++) {
261*4882a593Smuzhiyun 		__raw_writel(0, &pcicptr->g2pmmask[i]);
262*4882a593Smuzhiyun 		____raw_writeq(0, &pcicptr->g2pmgbase[i]);
263*4882a593Smuzhiyun 		____raw_writeq(0, &pcicptr->g2pmpbase[i]);
264*4882a593Smuzhiyun 	}
265*4882a593Smuzhiyun 	if (channel->mem_resource->end) {
266*4882a593Smuzhiyun 		__raw_writel((channel->mem_resource->end
267*4882a593Smuzhiyun 			      - channel->mem_resource->start) >> 4,
268*4882a593Smuzhiyun 			     &pcicptr->g2pmmask[0]);
269*4882a593Smuzhiyun 		____raw_writeq(channel->mem_resource->start |
270*4882a593Smuzhiyun #ifdef __BIG_ENDIAN
271*4882a593Smuzhiyun 			       TX4927_PCIC_G2PMnGBASE_ECHG
272*4882a593Smuzhiyun #else
273*4882a593Smuzhiyun 			       TX4927_PCIC_G2PMnGBASE_BSDIS
274*4882a593Smuzhiyun #endif
275*4882a593Smuzhiyun 			       , &pcicptr->g2pmgbase[0]);
276*4882a593Smuzhiyun 		____raw_writeq(channel->mem_resource->start -
277*4882a593Smuzhiyun 			       channel->mem_offset,
278*4882a593Smuzhiyun 			       &pcicptr->g2pmpbase[0]);
279*4882a593Smuzhiyun 	}
280*4882a593Smuzhiyun 	/* PCI->GB mappings (I/O 256B) */
281*4882a593Smuzhiyun 	__raw_writel(0, &pcicptr->p2giopbase); /* 256B */
282*4882a593Smuzhiyun 	____raw_writeq(0, &pcicptr->p2giogbase);
283*4882a593Smuzhiyun 	/* PCI->GB mappings (MEM 512MB (64MB on R1.x)) */
284*4882a593Smuzhiyun 	__raw_writel(0, &pcicptr->p2gm0plbase);
285*4882a593Smuzhiyun 	__raw_writel(0, &pcicptr->p2gm0pubase);
286*4882a593Smuzhiyun 	____raw_writeq(TX4927_PCIC_P2GMnGBASE_TMEMEN |
287*4882a593Smuzhiyun #ifdef __BIG_ENDIAN
288*4882a593Smuzhiyun 		       TX4927_PCIC_P2GMnGBASE_TECHG
289*4882a593Smuzhiyun #else
290*4882a593Smuzhiyun 		       TX4927_PCIC_P2GMnGBASE_TBSDIS
291*4882a593Smuzhiyun #endif
292*4882a593Smuzhiyun 		       , &pcicptr->p2gmgbase[0]);
293*4882a593Smuzhiyun 	/* PCI->GB mappings (MEM 16MB) */
294*4882a593Smuzhiyun 	__raw_writel(0xffffffff, &pcicptr->p2gm1plbase);
295*4882a593Smuzhiyun 	__raw_writel(0xffffffff, &pcicptr->p2gm1pubase);
296*4882a593Smuzhiyun 	____raw_writeq(0, &pcicptr->p2gmgbase[1]);
297*4882a593Smuzhiyun 	/* PCI->GB mappings (MEM 1MB) */
298*4882a593Smuzhiyun 	__raw_writel(0xffffffff, &pcicptr->p2gm2pbase); /* 1MB */
299*4882a593Smuzhiyun 	____raw_writeq(0, &pcicptr->p2gmgbase[2]);
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun 	/* Clear all (including IRBER) except for GBWC */
302*4882a593Smuzhiyun 	__raw_writel((tx4927_pci_opts.gbwc << 16)
303*4882a593Smuzhiyun 		     & TX4927_PCIC_PCICCFG_GBWC_MASK,
304*4882a593Smuzhiyun 		     &pcicptr->pciccfg);
305*4882a593Smuzhiyun 	/* Enable Initiator Memory Space */
306*4882a593Smuzhiyun 	if (channel->mem_resource->end)
307*4882a593Smuzhiyun 		__raw_writel(__raw_readl(&pcicptr->pciccfg)
308*4882a593Smuzhiyun 			     | TX4927_PCIC_PCICCFG_G2PMEN(0),
309*4882a593Smuzhiyun 			     &pcicptr->pciccfg);
310*4882a593Smuzhiyun 	/* Enable Initiator I/O Space */
311*4882a593Smuzhiyun 	if (channel->io_resource->end)
312*4882a593Smuzhiyun 		__raw_writel(__raw_readl(&pcicptr->pciccfg)
313*4882a593Smuzhiyun 			     | TX4927_PCIC_PCICCFG_G2PIOEN,
314*4882a593Smuzhiyun 			     &pcicptr->pciccfg);
315*4882a593Smuzhiyun 	/* Enable Initiator Config */
316*4882a593Smuzhiyun 	__raw_writel(__raw_readl(&pcicptr->pciccfg)
317*4882a593Smuzhiyun 		     | TX4927_PCIC_PCICCFG_ICAEN | TX4927_PCIC_PCICCFG_TCAR,
318*4882a593Smuzhiyun 		     &pcicptr->pciccfg);
319*4882a593Smuzhiyun 
320*4882a593Smuzhiyun 	/* Do not use MEMMUL, MEMINF: YMFPCI card causes M_ABORT. */
321*4882a593Smuzhiyun 	__raw_writel(0, &pcicptr->pcicfg1);
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun 	__raw_writel((__raw_readl(&pcicptr->g2ptocnt) & ~0xffff)
324*4882a593Smuzhiyun 		     | (tx4927_pci_opts.trdyto & 0xff)
325*4882a593Smuzhiyun 		     | ((tx4927_pci_opts.retryto & 0xff) << 8),
326*4882a593Smuzhiyun 		     &pcicptr->g2ptocnt);
327*4882a593Smuzhiyun 
328*4882a593Smuzhiyun 	/* Clear All Local Bus Status */
329*4882a593Smuzhiyun 	__raw_writel(TX4927_PCIC_PCICSTATUS_ALL, &pcicptr->pcicstatus);
330*4882a593Smuzhiyun 	/* Enable All Local Bus Interrupts */
331*4882a593Smuzhiyun 	__raw_writel(TX4927_PCIC_PCICSTATUS_ALL, &pcicptr->pcicmask);
332*4882a593Smuzhiyun 	/* Clear All Initiator Status */
333*4882a593Smuzhiyun 	__raw_writel(TX4927_PCIC_G2PSTATUS_ALL, &pcicptr->g2pstatus);
334*4882a593Smuzhiyun 	/* Enable All Initiator Interrupts */
335*4882a593Smuzhiyun 	__raw_writel(TX4927_PCIC_G2PSTATUS_ALL, &pcicptr->g2pmask);
336*4882a593Smuzhiyun 	/* Clear All PCI Status Error */
337*4882a593Smuzhiyun 	__raw_writel((__raw_readl(&pcicptr->pcistatus) & 0x0000ffff)
338*4882a593Smuzhiyun 		     | (TX4927_PCIC_PCISTATUS_ALL << 16),
339*4882a593Smuzhiyun 		     &pcicptr->pcistatus);
340*4882a593Smuzhiyun 	/* Enable All PCI Status Error Interrupts */
341*4882a593Smuzhiyun 	__raw_writel(TX4927_PCIC_PCISTATUS_ALL, &pcicptr->pcimask);
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun 	if (!extarb) {
344*4882a593Smuzhiyun 		/* Reset Bus Arbiter */
345*4882a593Smuzhiyun 		__raw_writel(TX4927_PCIC_PBACFG_RPBA, &pcicptr->pbacfg);
346*4882a593Smuzhiyun 		__raw_writel(0, &pcicptr->pbabm);
347*4882a593Smuzhiyun 		/* Enable Bus Arbiter */
348*4882a593Smuzhiyun 		__raw_writel(TX4927_PCIC_PBACFG_PBAEN, &pcicptr->pbacfg);
349*4882a593Smuzhiyun 	}
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun 	__raw_writel(PCI_COMMAND_MASTER | PCI_COMMAND_MEMORY
352*4882a593Smuzhiyun 		     | PCI_COMMAND_PARITY | PCI_COMMAND_SERR,
353*4882a593Smuzhiyun 		     &pcicptr->pcistatus);
354*4882a593Smuzhiyun 	local_irq_restore(flags);
355*4882a593Smuzhiyun 
356*4882a593Smuzhiyun 	printk(KERN_DEBUG
357*4882a593Smuzhiyun 	       "PCI: COMMAND=%04x,PCIMASK=%04x,"
358*4882a593Smuzhiyun 	       "TRDYTO=%02x,RETRYTO=%02x,GBWC=%03x\n",
359*4882a593Smuzhiyun 	       __raw_readl(&pcicptr->pcistatus) & 0xffff,
360*4882a593Smuzhiyun 	       __raw_readl(&pcicptr->pcimask) & 0xffff,
361*4882a593Smuzhiyun 	       __raw_readl(&pcicptr->g2ptocnt) & 0xff,
362*4882a593Smuzhiyun 	       (__raw_readl(&pcicptr->g2ptocnt) & 0xff00) >> 8,
363*4882a593Smuzhiyun 	       (__raw_readl(&pcicptr->pciccfg) >> 16) & 0xfff);
364*4882a593Smuzhiyun }
365*4882a593Smuzhiyun 
tx4927_report_pcic_status1(struct tx4927_pcic_reg __iomem * pcicptr)366*4882a593Smuzhiyun static void tx4927_report_pcic_status1(struct tx4927_pcic_reg __iomem *pcicptr)
367*4882a593Smuzhiyun {
368*4882a593Smuzhiyun 	__u16 pcistatus = (__u16)(__raw_readl(&pcicptr->pcistatus) >> 16);
369*4882a593Smuzhiyun 	__u32 g2pstatus = __raw_readl(&pcicptr->g2pstatus);
370*4882a593Smuzhiyun 	__u32 pcicstatus = __raw_readl(&pcicptr->pcicstatus);
371*4882a593Smuzhiyun 	static struct {
372*4882a593Smuzhiyun 		__u32 flag;
373*4882a593Smuzhiyun 		const char *str;
374*4882a593Smuzhiyun 	} pcistat_tbl[] = {
375*4882a593Smuzhiyun 		{ PCI_STATUS_DETECTED_PARITY,	"DetectedParityError" },
376*4882a593Smuzhiyun 		{ PCI_STATUS_SIG_SYSTEM_ERROR,	"SignaledSystemError" },
377*4882a593Smuzhiyun 		{ PCI_STATUS_REC_MASTER_ABORT,	"ReceivedMasterAbort" },
378*4882a593Smuzhiyun 		{ PCI_STATUS_REC_TARGET_ABORT,	"ReceivedTargetAbort" },
379*4882a593Smuzhiyun 		{ PCI_STATUS_SIG_TARGET_ABORT,	"SignaledTargetAbort" },
380*4882a593Smuzhiyun 		{ PCI_STATUS_PARITY,	"MasterParityError" },
381*4882a593Smuzhiyun 	}, g2pstat_tbl[] = {
382*4882a593Smuzhiyun 		{ TX4927_PCIC_G2PSTATUS_TTOE,	"TIOE" },
383*4882a593Smuzhiyun 		{ TX4927_PCIC_G2PSTATUS_RTOE,	"RTOE" },
384*4882a593Smuzhiyun 	}, pcicstat_tbl[] = {
385*4882a593Smuzhiyun 		{ TX4927_PCIC_PCICSTATUS_PME,	"PME" },
386*4882a593Smuzhiyun 		{ TX4927_PCIC_PCICSTATUS_TLB,	"TLB" },
387*4882a593Smuzhiyun 		{ TX4927_PCIC_PCICSTATUS_NIB,	"NIB" },
388*4882a593Smuzhiyun 		{ TX4927_PCIC_PCICSTATUS_ZIB,	"ZIB" },
389*4882a593Smuzhiyun 		{ TX4927_PCIC_PCICSTATUS_PERR,	"PERR" },
390*4882a593Smuzhiyun 		{ TX4927_PCIC_PCICSTATUS_SERR,	"SERR" },
391*4882a593Smuzhiyun 		{ TX4927_PCIC_PCICSTATUS_GBE,	"GBE" },
392*4882a593Smuzhiyun 		{ TX4927_PCIC_PCICSTATUS_IWB,	"IWB" },
393*4882a593Smuzhiyun 	};
394*4882a593Smuzhiyun 	int i, cont;
395*4882a593Smuzhiyun 
396*4882a593Smuzhiyun 	printk(KERN_ERR "");
397*4882a593Smuzhiyun 	if (pcistatus & TX4927_PCIC_PCISTATUS_ALL) {
398*4882a593Smuzhiyun 		printk(KERN_CONT "pcistat:%04x(", pcistatus);
399*4882a593Smuzhiyun 		for (i = 0, cont = 0; i < ARRAY_SIZE(pcistat_tbl); i++)
400*4882a593Smuzhiyun 			if (pcistatus & pcistat_tbl[i].flag)
401*4882a593Smuzhiyun 				printk(KERN_CONT "%s%s",
402*4882a593Smuzhiyun 				       cont++ ? " " : "", pcistat_tbl[i].str);
403*4882a593Smuzhiyun 		printk(KERN_CONT ") ");
404*4882a593Smuzhiyun 	}
405*4882a593Smuzhiyun 	if (g2pstatus & TX4927_PCIC_G2PSTATUS_ALL) {
406*4882a593Smuzhiyun 		printk(KERN_CONT "g2pstatus:%08x(", g2pstatus);
407*4882a593Smuzhiyun 		for (i = 0, cont = 0; i < ARRAY_SIZE(g2pstat_tbl); i++)
408*4882a593Smuzhiyun 			if (g2pstatus & g2pstat_tbl[i].flag)
409*4882a593Smuzhiyun 				printk(KERN_CONT "%s%s",
410*4882a593Smuzhiyun 				       cont++ ? " " : "", g2pstat_tbl[i].str);
411*4882a593Smuzhiyun 		printk(KERN_CONT ") ");
412*4882a593Smuzhiyun 	}
413*4882a593Smuzhiyun 	if (pcicstatus & TX4927_PCIC_PCICSTATUS_ALL) {
414*4882a593Smuzhiyun 		printk(KERN_CONT "pcicstatus:%08x(", pcicstatus);
415*4882a593Smuzhiyun 		for (i = 0, cont = 0; i < ARRAY_SIZE(pcicstat_tbl); i++)
416*4882a593Smuzhiyun 			if (pcicstatus & pcicstat_tbl[i].flag)
417*4882a593Smuzhiyun 				printk(KERN_CONT "%s%s",
418*4882a593Smuzhiyun 				       cont++ ? " " : "", pcicstat_tbl[i].str);
419*4882a593Smuzhiyun 		printk(KERN_CONT ")");
420*4882a593Smuzhiyun 	}
421*4882a593Smuzhiyun 	printk(KERN_CONT "\n");
422*4882a593Smuzhiyun }
423*4882a593Smuzhiyun 
tx4927_report_pcic_status(void)424*4882a593Smuzhiyun void tx4927_report_pcic_status(void)
425*4882a593Smuzhiyun {
426*4882a593Smuzhiyun 	int i;
427*4882a593Smuzhiyun 
428*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(pcicptrs); i++) {
429*4882a593Smuzhiyun 		if (pcicptrs[i].pcicptr)
430*4882a593Smuzhiyun 			tx4927_report_pcic_status1(pcicptrs[i].pcicptr);
431*4882a593Smuzhiyun 	}
432*4882a593Smuzhiyun }
433*4882a593Smuzhiyun 
tx4927_dump_pcic_settings1(struct tx4927_pcic_reg __iomem * pcicptr)434*4882a593Smuzhiyun static void tx4927_dump_pcic_settings1(struct tx4927_pcic_reg __iomem *pcicptr)
435*4882a593Smuzhiyun {
436*4882a593Smuzhiyun 	int i;
437*4882a593Smuzhiyun 	__u32 __iomem *preg = (__u32 __iomem *)pcicptr;
438*4882a593Smuzhiyun 
439*4882a593Smuzhiyun 	printk(KERN_INFO "tx4927 pcic (0x%p) settings:", pcicptr);
440*4882a593Smuzhiyun 	for (i = 0; i < sizeof(struct tx4927_pcic_reg); i += 4, preg++) {
441*4882a593Smuzhiyun 		if (i % 32 == 0) {
442*4882a593Smuzhiyun 			printk(KERN_CONT "\n");
443*4882a593Smuzhiyun 			printk(KERN_INFO "%04x:", i);
444*4882a593Smuzhiyun 		}
445*4882a593Smuzhiyun 		/* skip registers with side-effects */
446*4882a593Smuzhiyun 		if (i == offsetof(struct tx4927_pcic_reg, g2pintack)
447*4882a593Smuzhiyun 		    || i == offsetof(struct tx4927_pcic_reg, g2pspc)
448*4882a593Smuzhiyun 		    || i == offsetof(struct tx4927_pcic_reg, g2pcfgadrs)
449*4882a593Smuzhiyun 		    || i == offsetof(struct tx4927_pcic_reg, g2pcfgdata)) {
450*4882a593Smuzhiyun 			printk(KERN_CONT " XXXXXXXX");
451*4882a593Smuzhiyun 			continue;
452*4882a593Smuzhiyun 		}
453*4882a593Smuzhiyun 		printk(KERN_CONT " %08x", __raw_readl(preg));
454*4882a593Smuzhiyun 	}
455*4882a593Smuzhiyun 	printk(KERN_CONT "\n");
456*4882a593Smuzhiyun }
457*4882a593Smuzhiyun 
tx4927_dump_pcic_settings(void)458*4882a593Smuzhiyun void tx4927_dump_pcic_settings(void)
459*4882a593Smuzhiyun {
460*4882a593Smuzhiyun 	int i;
461*4882a593Smuzhiyun 
462*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(pcicptrs); i++) {
463*4882a593Smuzhiyun 		if (pcicptrs[i].pcicptr)
464*4882a593Smuzhiyun 			tx4927_dump_pcic_settings1(pcicptrs[i].pcicptr);
465*4882a593Smuzhiyun 	}
466*4882a593Smuzhiyun }
467*4882a593Smuzhiyun 
tx4927_pcierr_interrupt(int irq,void * dev_id)468*4882a593Smuzhiyun irqreturn_t tx4927_pcierr_interrupt(int irq, void *dev_id)
469*4882a593Smuzhiyun {
470*4882a593Smuzhiyun 	struct pt_regs *regs = get_irq_regs();
471*4882a593Smuzhiyun 	struct tx4927_pcic_reg __iomem *pcicptr =
472*4882a593Smuzhiyun 		(struct tx4927_pcic_reg __iomem *)(unsigned long)dev_id;
473*4882a593Smuzhiyun 
474*4882a593Smuzhiyun 	if (txx9_pci_err_action != TXX9_PCI_ERR_IGNORE) {
475*4882a593Smuzhiyun 		printk(KERN_WARNING "PCIERR interrupt at 0x%0*lx\n",
476*4882a593Smuzhiyun 		       (int)(2 * sizeof(unsigned long)), regs->cp0_epc);
477*4882a593Smuzhiyun 		tx4927_report_pcic_status1(pcicptr);
478*4882a593Smuzhiyun 	}
479*4882a593Smuzhiyun 	if (txx9_pci_err_action != TXX9_PCI_ERR_PANIC) {
480*4882a593Smuzhiyun 		/* clear all pci errors */
481*4882a593Smuzhiyun 		__raw_writel((__raw_readl(&pcicptr->pcistatus) & 0x0000ffff)
482*4882a593Smuzhiyun 			     | (TX4927_PCIC_PCISTATUS_ALL << 16),
483*4882a593Smuzhiyun 			     &pcicptr->pcistatus);
484*4882a593Smuzhiyun 		__raw_writel(TX4927_PCIC_G2PSTATUS_ALL, &pcicptr->g2pstatus);
485*4882a593Smuzhiyun 		__raw_writel(TX4927_PCIC_PBASTATUS_ALL, &pcicptr->pbastatus);
486*4882a593Smuzhiyun 		__raw_writel(TX4927_PCIC_PCICSTATUS_ALL, &pcicptr->pcicstatus);
487*4882a593Smuzhiyun 		return IRQ_HANDLED;
488*4882a593Smuzhiyun 	}
489*4882a593Smuzhiyun 	console_verbose();
490*4882a593Smuzhiyun 	tx4927_dump_pcic_settings1(pcicptr);
491*4882a593Smuzhiyun 	panic("PCI error.");
492*4882a593Smuzhiyun }
493*4882a593Smuzhiyun 
494*4882a593Smuzhiyun #ifdef CONFIG_TOSHIBA_FPCIB0
tx4927_quirk_slc90e66_bridge(struct pci_dev * dev)495*4882a593Smuzhiyun static void tx4927_quirk_slc90e66_bridge(struct pci_dev *dev)
496*4882a593Smuzhiyun {
497*4882a593Smuzhiyun 	struct tx4927_pcic_reg __iomem *pcicptr = pci_bus_to_pcicptr(dev->bus);
498*4882a593Smuzhiyun 
499*4882a593Smuzhiyun 	if (!pcicptr)
500*4882a593Smuzhiyun 		return;
501*4882a593Smuzhiyun 	if (__raw_readl(&pcicptr->pbacfg) & TX4927_PCIC_PBACFG_PBAEN) {
502*4882a593Smuzhiyun 		/* Reset Bus Arbiter */
503*4882a593Smuzhiyun 		__raw_writel(TX4927_PCIC_PBACFG_RPBA, &pcicptr->pbacfg);
504*4882a593Smuzhiyun 		/*
505*4882a593Smuzhiyun 		 * swap reqBP and reqXP (raise priority of SLC90E66).
506*4882a593Smuzhiyun 		 * SLC90E66(PCI-ISA bridge) is connected to REQ2 on
507*4882a593Smuzhiyun 		 * PCI Backplane board.
508*4882a593Smuzhiyun 		 */
509*4882a593Smuzhiyun 		__raw_writel(0x72543610, &pcicptr->pbareqport);
510*4882a593Smuzhiyun 		__raw_writel(0, &pcicptr->pbabm);
511*4882a593Smuzhiyun 		/* Use Fixed ParkMaster (required by SLC90E66) */
512*4882a593Smuzhiyun 		__raw_writel(TX4927_PCIC_PBACFG_FIXPA, &pcicptr->pbacfg);
513*4882a593Smuzhiyun 		/* Enable Bus Arbiter */
514*4882a593Smuzhiyun 		__raw_writel(TX4927_PCIC_PBACFG_FIXPA |
515*4882a593Smuzhiyun 			     TX4927_PCIC_PBACFG_PBAEN,
516*4882a593Smuzhiyun 			     &pcicptr->pbacfg);
517*4882a593Smuzhiyun 		printk(KERN_INFO "PCI: Use Fixed Park Master (REQPORT %08x)\n",
518*4882a593Smuzhiyun 		       __raw_readl(&pcicptr->pbareqport));
519*4882a593Smuzhiyun 	}
520*4882a593Smuzhiyun }
521*4882a593Smuzhiyun #define PCI_DEVICE_ID_EFAR_SLC90E66_0 0x9460
522*4882a593Smuzhiyun DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_EFAR, PCI_DEVICE_ID_EFAR_SLC90E66_0,
523*4882a593Smuzhiyun 	tx4927_quirk_slc90e66_bridge);
524*4882a593Smuzhiyun #endif
525