1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (C) 1999, 2000, 2004 MIPS Technologies, Inc.
4*4882a593Smuzhiyun * All rights reserved.
5*4882a593Smuzhiyun * Authors: Carsten Langgaard <carstenl@mips.com>
6*4882a593Smuzhiyun * Maciej W. Rozycki <macro@mips.com>
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * Copyright (C) 2009 Lemote Inc.
9*4882a593Smuzhiyun * Author: Wu Zhangjin <wuzhangjin@gmail.com>
10*4882a593Smuzhiyun */
11*4882a593Smuzhiyun #include <linux/types.h>
12*4882a593Smuzhiyun #include <linux/pci.h>
13*4882a593Smuzhiyun #include <linux/kernel.h>
14*4882a593Smuzhiyun #include <linux/export.h>
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun #include <loongson.h>
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun #ifdef CONFIG_CS5536
19*4882a593Smuzhiyun #include <cs5536/cs5536_pci.h>
20*4882a593Smuzhiyun #include <cs5536/cs5536.h>
21*4882a593Smuzhiyun #endif
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun #define PCI_ACCESS_READ 0
24*4882a593Smuzhiyun #define PCI_ACCESS_WRITE 1
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun #define CFG_SPACE_REG(offset) \
27*4882a593Smuzhiyun (void *)CKSEG1ADDR(LOONGSON_PCICFG_BASE | (offset))
28*4882a593Smuzhiyun #define ID_SEL_BEGIN 11
29*4882a593Smuzhiyun #define MAX_DEV_NUM (31 - ID_SEL_BEGIN)
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun
loongson_pcibios_config_access(unsigned char access_type,struct pci_bus * bus,unsigned int devfn,int where,u32 * data)32*4882a593Smuzhiyun static int loongson_pcibios_config_access(unsigned char access_type,
33*4882a593Smuzhiyun struct pci_bus *bus,
34*4882a593Smuzhiyun unsigned int devfn, int where,
35*4882a593Smuzhiyun u32 *data)
36*4882a593Smuzhiyun {
37*4882a593Smuzhiyun u32 busnum = bus->number;
38*4882a593Smuzhiyun u32 addr, type;
39*4882a593Smuzhiyun u32 dummy;
40*4882a593Smuzhiyun void *addrp;
41*4882a593Smuzhiyun int device = PCI_SLOT(devfn);
42*4882a593Smuzhiyun int function = PCI_FUNC(devfn);
43*4882a593Smuzhiyun int reg = where & ~3;
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun if (busnum == 0) {
46*4882a593Smuzhiyun /* board-specific part,currently,only fuloong2f,yeeloong2f
47*4882a593Smuzhiyun * use CS5536, fuloong2e use via686b, gdium has no
48*4882a593Smuzhiyun * south bridge
49*4882a593Smuzhiyun */
50*4882a593Smuzhiyun #ifdef CONFIG_CS5536
51*4882a593Smuzhiyun /* cs5536_pci_conf_read4/write4() will call _rdmsr/_wrmsr() to
52*4882a593Smuzhiyun * access the regsters PCI_MSR_ADDR, PCI_MSR_DATA_LO,
53*4882a593Smuzhiyun * PCI_MSR_DATA_HI, which is bigger than PCI_MSR_CTRL, so, it
54*4882a593Smuzhiyun * will not go this branch, but the others. so, no calling dead
55*4882a593Smuzhiyun * loop here.
56*4882a593Smuzhiyun */
57*4882a593Smuzhiyun if ((PCI_IDSEL_CS5536 == device) && (reg < PCI_MSR_CTRL)) {
58*4882a593Smuzhiyun switch (access_type) {
59*4882a593Smuzhiyun case PCI_ACCESS_READ:
60*4882a593Smuzhiyun *data = cs5536_pci_conf_read4(function, reg);
61*4882a593Smuzhiyun break;
62*4882a593Smuzhiyun case PCI_ACCESS_WRITE:
63*4882a593Smuzhiyun cs5536_pci_conf_write4(function, reg, *data);
64*4882a593Smuzhiyun break;
65*4882a593Smuzhiyun }
66*4882a593Smuzhiyun return 0;
67*4882a593Smuzhiyun }
68*4882a593Smuzhiyun #endif
69*4882a593Smuzhiyun /* Type 0 configuration for onboard PCI bus */
70*4882a593Smuzhiyun if (device > MAX_DEV_NUM)
71*4882a593Smuzhiyun return -1;
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun addr = (1 << (device + ID_SEL_BEGIN)) | (function << 8) | reg;
74*4882a593Smuzhiyun type = 0;
75*4882a593Smuzhiyun } else {
76*4882a593Smuzhiyun /* Type 1 configuration for offboard PCI bus */
77*4882a593Smuzhiyun addr = (busnum << 16) | (device << 11) | (function << 8) | reg;
78*4882a593Smuzhiyun type = 0x10000;
79*4882a593Smuzhiyun }
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun /* Clear aborts */
82*4882a593Smuzhiyun LOONGSON_PCICMD |= LOONGSON_PCICMD_MABORT_CLR | \
83*4882a593Smuzhiyun LOONGSON_PCICMD_MTABORT_CLR;
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun LOONGSON_PCIMAP_CFG = (addr >> 16) | type;
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun /* Flush Bonito register block */
88*4882a593Smuzhiyun dummy = LOONGSON_PCIMAP_CFG;
89*4882a593Smuzhiyun mmiowb();
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun addrp = CFG_SPACE_REG(addr & 0xffff);
92*4882a593Smuzhiyun if (access_type == PCI_ACCESS_WRITE)
93*4882a593Smuzhiyun writel(cpu_to_le32(*data), addrp);
94*4882a593Smuzhiyun else
95*4882a593Smuzhiyun *data = le32_to_cpu(readl(addrp));
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun /* Detect Master/Target abort */
98*4882a593Smuzhiyun if (LOONGSON_PCICMD & (LOONGSON_PCICMD_MABORT_CLR |
99*4882a593Smuzhiyun LOONGSON_PCICMD_MTABORT_CLR)) {
100*4882a593Smuzhiyun /* Error occurred */
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun /* Clear bits */
103*4882a593Smuzhiyun LOONGSON_PCICMD |= (LOONGSON_PCICMD_MABORT_CLR |
104*4882a593Smuzhiyun LOONGSON_PCICMD_MTABORT_CLR);
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun return -1;
107*4882a593Smuzhiyun }
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun return 0;
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun }
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun /*
115*4882a593Smuzhiyun * We can't address 8 and 16 bit words directly. Instead we have to
116*4882a593Smuzhiyun * read/write a 32bit word and mask/modify the data we actually want.
117*4882a593Smuzhiyun */
loongson_pcibios_read(struct pci_bus * bus,unsigned int devfn,int where,int size,u32 * val)118*4882a593Smuzhiyun static int loongson_pcibios_read(struct pci_bus *bus, unsigned int devfn,
119*4882a593Smuzhiyun int where, int size, u32 *val)
120*4882a593Smuzhiyun {
121*4882a593Smuzhiyun u32 data = 0;
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun if ((size == 2) && (where & 1))
124*4882a593Smuzhiyun return PCIBIOS_BAD_REGISTER_NUMBER;
125*4882a593Smuzhiyun else if ((size == 4) && (where & 3))
126*4882a593Smuzhiyun return PCIBIOS_BAD_REGISTER_NUMBER;
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun if (loongson_pcibios_config_access(PCI_ACCESS_READ, bus, devfn, where,
129*4882a593Smuzhiyun &data))
130*4882a593Smuzhiyun return -1;
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun if (size == 1)
133*4882a593Smuzhiyun *val = (data >> ((where & 3) << 3)) & 0xff;
134*4882a593Smuzhiyun else if (size == 2)
135*4882a593Smuzhiyun *val = (data >> ((where & 3) << 3)) & 0xffff;
136*4882a593Smuzhiyun else
137*4882a593Smuzhiyun *val = data;
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun return PCIBIOS_SUCCESSFUL;
140*4882a593Smuzhiyun }
141*4882a593Smuzhiyun
loongson_pcibios_write(struct pci_bus * bus,unsigned int devfn,int where,int size,u32 val)142*4882a593Smuzhiyun static int loongson_pcibios_write(struct pci_bus *bus, unsigned int devfn,
143*4882a593Smuzhiyun int where, int size, u32 val)
144*4882a593Smuzhiyun {
145*4882a593Smuzhiyun u32 data = 0;
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun if ((size == 2) && (where & 1))
148*4882a593Smuzhiyun return PCIBIOS_BAD_REGISTER_NUMBER;
149*4882a593Smuzhiyun else if ((size == 4) && (where & 3))
150*4882a593Smuzhiyun return PCIBIOS_BAD_REGISTER_NUMBER;
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun if (size == 4)
153*4882a593Smuzhiyun data = val;
154*4882a593Smuzhiyun else {
155*4882a593Smuzhiyun if (loongson_pcibios_config_access(PCI_ACCESS_READ, bus, devfn,
156*4882a593Smuzhiyun where, &data))
157*4882a593Smuzhiyun return -1;
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun if (size == 1)
160*4882a593Smuzhiyun data = (data & ~(0xff << ((where & 3) << 3))) |
161*4882a593Smuzhiyun (val << ((where & 3) << 3));
162*4882a593Smuzhiyun else if (size == 2)
163*4882a593Smuzhiyun data = (data & ~(0xffff << ((where & 3) << 3))) |
164*4882a593Smuzhiyun (val << ((where & 3) << 3));
165*4882a593Smuzhiyun }
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun if (loongson_pcibios_config_access(PCI_ACCESS_WRITE, bus, devfn, where,
168*4882a593Smuzhiyun &data))
169*4882a593Smuzhiyun return -1;
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun return PCIBIOS_SUCCESSFUL;
172*4882a593Smuzhiyun }
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun struct pci_ops loongson_pci_ops = {
175*4882a593Smuzhiyun .read = loongson_pcibios_read,
176*4882a593Smuzhiyun .write = loongson_pcibios_write
177*4882a593Smuzhiyun };
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun #ifdef CONFIG_CS5536
180*4882a593Smuzhiyun DEFINE_RAW_SPINLOCK(msr_lock);
181*4882a593Smuzhiyun
_rdmsr(u32 msr,u32 * hi,u32 * lo)182*4882a593Smuzhiyun void _rdmsr(u32 msr, u32 *hi, u32 *lo)
183*4882a593Smuzhiyun {
184*4882a593Smuzhiyun struct pci_bus bus = {
185*4882a593Smuzhiyun .number = PCI_BUS_CS5536
186*4882a593Smuzhiyun };
187*4882a593Smuzhiyun u32 devfn = PCI_DEVFN(PCI_IDSEL_CS5536, 0);
188*4882a593Smuzhiyun unsigned long flags;
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun raw_spin_lock_irqsave(&msr_lock, flags);
191*4882a593Smuzhiyun loongson_pcibios_write(&bus, devfn, PCI_MSR_ADDR, 4, msr);
192*4882a593Smuzhiyun loongson_pcibios_read(&bus, devfn, PCI_MSR_DATA_LO, 4, lo);
193*4882a593Smuzhiyun loongson_pcibios_read(&bus, devfn, PCI_MSR_DATA_HI, 4, hi);
194*4882a593Smuzhiyun raw_spin_unlock_irqrestore(&msr_lock, flags);
195*4882a593Smuzhiyun }
196*4882a593Smuzhiyun EXPORT_SYMBOL(_rdmsr);
197*4882a593Smuzhiyun
_wrmsr(u32 msr,u32 hi,u32 lo)198*4882a593Smuzhiyun void _wrmsr(u32 msr, u32 hi, u32 lo)
199*4882a593Smuzhiyun {
200*4882a593Smuzhiyun struct pci_bus bus = {
201*4882a593Smuzhiyun .number = PCI_BUS_CS5536
202*4882a593Smuzhiyun };
203*4882a593Smuzhiyun u32 devfn = PCI_DEVFN(PCI_IDSEL_CS5536, 0);
204*4882a593Smuzhiyun unsigned long flags;
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun raw_spin_lock_irqsave(&msr_lock, flags);
207*4882a593Smuzhiyun loongson_pcibios_write(&bus, devfn, PCI_MSR_ADDR, 4, msr);
208*4882a593Smuzhiyun loongson_pcibios_write(&bus, devfn, PCI_MSR_DATA_LO, 4, lo);
209*4882a593Smuzhiyun loongson_pcibios_write(&bus, devfn, PCI_MSR_DATA_HI, 4, hi);
210*4882a593Smuzhiyun raw_spin_unlock_irqrestore(&msr_lock, flags);
211*4882a593Smuzhiyun }
212*4882a593Smuzhiyun EXPORT_SYMBOL(_wrmsr);
213*4882a593Smuzhiyun #endif
214