1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * This file is subject to the terms and conditions of the GNU General Public
3*4882a593Smuzhiyun * License. See the file "COPYING" in the main directory of this archive
4*4882a593Smuzhiyun * for more details.
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Copyright (C) 2008 Maxime Bizon <mbizon@freebox.fr>
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include <linux/types.h>
10*4882a593Smuzhiyun #include <linux/pci.h>
11*4882a593Smuzhiyun #include <linux/kernel.h>
12*4882a593Smuzhiyun #include <linux/delay.h>
13*4882a593Smuzhiyun #include <linux/io.h>
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun #include "pci-bcm63xx.h"
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun /*
18*4882a593Smuzhiyun * swizzle 32bits data to return only the needed part
19*4882a593Smuzhiyun */
postprocess_read(u32 data,int where,unsigned int size)20*4882a593Smuzhiyun static int postprocess_read(u32 data, int where, unsigned int size)
21*4882a593Smuzhiyun {
22*4882a593Smuzhiyun u32 ret;
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun ret = 0;
25*4882a593Smuzhiyun switch (size) {
26*4882a593Smuzhiyun case 1:
27*4882a593Smuzhiyun ret = (data >> ((where & 3) << 3)) & 0xff;
28*4882a593Smuzhiyun break;
29*4882a593Smuzhiyun case 2:
30*4882a593Smuzhiyun ret = (data >> ((where & 3) << 3)) & 0xffff;
31*4882a593Smuzhiyun break;
32*4882a593Smuzhiyun case 4:
33*4882a593Smuzhiyun ret = data;
34*4882a593Smuzhiyun break;
35*4882a593Smuzhiyun }
36*4882a593Smuzhiyun return ret;
37*4882a593Smuzhiyun }
38*4882a593Smuzhiyun
preprocess_write(u32 orig_data,u32 val,int where,unsigned int size)39*4882a593Smuzhiyun static int preprocess_write(u32 orig_data, u32 val, int where,
40*4882a593Smuzhiyun unsigned int size)
41*4882a593Smuzhiyun {
42*4882a593Smuzhiyun u32 ret;
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun ret = 0;
45*4882a593Smuzhiyun switch (size) {
46*4882a593Smuzhiyun case 1:
47*4882a593Smuzhiyun ret = (orig_data & ~(0xff << ((where & 3) << 3))) |
48*4882a593Smuzhiyun (val << ((where & 3) << 3));
49*4882a593Smuzhiyun break;
50*4882a593Smuzhiyun case 2:
51*4882a593Smuzhiyun ret = (orig_data & ~(0xffff << ((where & 3) << 3))) |
52*4882a593Smuzhiyun (val << ((where & 3) << 3));
53*4882a593Smuzhiyun break;
54*4882a593Smuzhiyun case 4:
55*4882a593Smuzhiyun ret = val;
56*4882a593Smuzhiyun break;
57*4882a593Smuzhiyun }
58*4882a593Smuzhiyun return ret;
59*4882a593Smuzhiyun }
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun /*
62*4882a593Smuzhiyun * setup hardware for a configuration cycle with given parameters
63*4882a593Smuzhiyun */
bcm63xx_setup_cfg_access(int type,unsigned int busn,unsigned int devfn,int where)64*4882a593Smuzhiyun static int bcm63xx_setup_cfg_access(int type, unsigned int busn,
65*4882a593Smuzhiyun unsigned int devfn, int where)
66*4882a593Smuzhiyun {
67*4882a593Smuzhiyun unsigned int slot, func, reg;
68*4882a593Smuzhiyun u32 val;
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun slot = PCI_SLOT(devfn);
71*4882a593Smuzhiyun func = PCI_FUNC(devfn);
72*4882a593Smuzhiyun reg = where >> 2;
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun /* sanity check */
75*4882a593Smuzhiyun if (slot > (MPI_L2PCFG_DEVNUM_MASK >> MPI_L2PCFG_DEVNUM_SHIFT))
76*4882a593Smuzhiyun return 1;
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun if (func > (MPI_L2PCFG_FUNC_MASK >> MPI_L2PCFG_FUNC_SHIFT))
79*4882a593Smuzhiyun return 1;
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun if (reg > (MPI_L2PCFG_REG_MASK >> MPI_L2PCFG_REG_SHIFT))
82*4882a593Smuzhiyun return 1;
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun /* ok, setup config access */
85*4882a593Smuzhiyun val = (reg << MPI_L2PCFG_REG_SHIFT);
86*4882a593Smuzhiyun val |= (func << MPI_L2PCFG_FUNC_SHIFT);
87*4882a593Smuzhiyun val |= (slot << MPI_L2PCFG_DEVNUM_SHIFT);
88*4882a593Smuzhiyun val |= MPI_L2PCFG_CFG_USEREG_MASK;
89*4882a593Smuzhiyun val |= MPI_L2PCFG_CFG_SEL_MASK;
90*4882a593Smuzhiyun /* type 0 cycle for local bus, type 1 cycle for anything else */
91*4882a593Smuzhiyun if (type != 0) {
92*4882a593Smuzhiyun /* FIXME: how to specify bus ??? */
93*4882a593Smuzhiyun val |= (1 << MPI_L2PCFG_CFG_TYPE_SHIFT);
94*4882a593Smuzhiyun }
95*4882a593Smuzhiyun bcm_mpi_writel(val, MPI_L2PCFG_REG);
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun return 0;
98*4882a593Smuzhiyun }
99*4882a593Smuzhiyun
bcm63xx_do_cfg_read(int type,unsigned int busn,unsigned int devfn,int where,int size,u32 * val)100*4882a593Smuzhiyun static int bcm63xx_do_cfg_read(int type, unsigned int busn,
101*4882a593Smuzhiyun unsigned int devfn, int where, int size,
102*4882a593Smuzhiyun u32 *val)
103*4882a593Smuzhiyun {
104*4882a593Smuzhiyun u32 data;
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun /* two phase cycle, first we write address, then read data at
107*4882a593Smuzhiyun * another location, caller already has a spinlock so no need
108*4882a593Smuzhiyun * to add one here */
109*4882a593Smuzhiyun if (bcm63xx_setup_cfg_access(type, busn, devfn, where))
110*4882a593Smuzhiyun return PCIBIOS_DEVICE_NOT_FOUND;
111*4882a593Smuzhiyun iob();
112*4882a593Smuzhiyun data = le32_to_cpu(__raw_readl(pci_iospace_start));
113*4882a593Smuzhiyun /* restore IO space normal behaviour */
114*4882a593Smuzhiyun bcm_mpi_writel(0, MPI_L2PCFG_REG);
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun *val = postprocess_read(data, where, size);
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun return PCIBIOS_SUCCESSFUL;
119*4882a593Smuzhiyun }
120*4882a593Smuzhiyun
bcm63xx_do_cfg_write(int type,unsigned int busn,unsigned int devfn,int where,int size,u32 val)121*4882a593Smuzhiyun static int bcm63xx_do_cfg_write(int type, unsigned int busn,
122*4882a593Smuzhiyun unsigned int devfn, int where, int size,
123*4882a593Smuzhiyun u32 val)
124*4882a593Smuzhiyun {
125*4882a593Smuzhiyun u32 data;
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun /* two phase cycle, first we write address, then write data to
128*4882a593Smuzhiyun * another location, caller already has a spinlock so no need
129*4882a593Smuzhiyun * to add one here */
130*4882a593Smuzhiyun if (bcm63xx_setup_cfg_access(type, busn, devfn, where))
131*4882a593Smuzhiyun return PCIBIOS_DEVICE_NOT_FOUND;
132*4882a593Smuzhiyun iob();
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun data = le32_to_cpu(__raw_readl(pci_iospace_start));
135*4882a593Smuzhiyun data = preprocess_write(data, val, where, size);
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun __raw_writel(cpu_to_le32(data), pci_iospace_start);
138*4882a593Smuzhiyun wmb();
139*4882a593Smuzhiyun /* no way to know the access is done, we have to wait */
140*4882a593Smuzhiyun udelay(500);
141*4882a593Smuzhiyun /* restore IO space normal behaviour */
142*4882a593Smuzhiyun bcm_mpi_writel(0, MPI_L2PCFG_REG);
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun return PCIBIOS_SUCCESSFUL;
145*4882a593Smuzhiyun }
146*4882a593Smuzhiyun
bcm63xx_pci_read(struct pci_bus * bus,unsigned int devfn,int where,int size,u32 * val)147*4882a593Smuzhiyun static int bcm63xx_pci_read(struct pci_bus *bus, unsigned int devfn,
148*4882a593Smuzhiyun int where, int size, u32 *val)
149*4882a593Smuzhiyun {
150*4882a593Smuzhiyun int type;
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun type = bus->parent ? 1 : 0;
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun if (type == 0 && PCI_SLOT(devfn) == CARDBUS_PCI_IDSEL)
155*4882a593Smuzhiyun return PCIBIOS_DEVICE_NOT_FOUND;
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun return bcm63xx_do_cfg_read(type, bus->number, devfn,
158*4882a593Smuzhiyun where, size, val);
159*4882a593Smuzhiyun }
160*4882a593Smuzhiyun
bcm63xx_pci_write(struct pci_bus * bus,unsigned int devfn,int where,int size,u32 val)161*4882a593Smuzhiyun static int bcm63xx_pci_write(struct pci_bus *bus, unsigned int devfn,
162*4882a593Smuzhiyun int where, int size, u32 val)
163*4882a593Smuzhiyun {
164*4882a593Smuzhiyun int type;
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun type = bus->parent ? 1 : 0;
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun if (type == 0 && PCI_SLOT(devfn) == CARDBUS_PCI_IDSEL)
169*4882a593Smuzhiyun return PCIBIOS_DEVICE_NOT_FOUND;
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun return bcm63xx_do_cfg_write(type, bus->number, devfn,
172*4882a593Smuzhiyun where, size, val);
173*4882a593Smuzhiyun }
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun struct pci_ops bcm63xx_pci_ops = {
176*4882a593Smuzhiyun .read = bcm63xx_pci_read,
177*4882a593Smuzhiyun .write = bcm63xx_pci_write
178*4882a593Smuzhiyun };
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun #ifdef CONFIG_CARDBUS
181*4882a593Smuzhiyun /*
182*4882a593Smuzhiyun * emulate configuration read access on a cardbus bridge
183*4882a593Smuzhiyun */
184*4882a593Smuzhiyun #define FAKE_CB_BRIDGE_SLOT 0x1e
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun static int fake_cb_bridge_bus_number = -1;
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun static struct {
189*4882a593Smuzhiyun u16 pci_command;
190*4882a593Smuzhiyun u8 cb_latency;
191*4882a593Smuzhiyun u8 subordinate_busn;
192*4882a593Smuzhiyun u8 cardbus_busn;
193*4882a593Smuzhiyun u8 pci_busn;
194*4882a593Smuzhiyun int bus_assigned;
195*4882a593Smuzhiyun u16 bridge_control;
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun u32 mem_base0;
198*4882a593Smuzhiyun u32 mem_limit0;
199*4882a593Smuzhiyun u32 mem_base1;
200*4882a593Smuzhiyun u32 mem_limit1;
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun u32 io_base0;
203*4882a593Smuzhiyun u32 io_limit0;
204*4882a593Smuzhiyun u32 io_base1;
205*4882a593Smuzhiyun u32 io_limit1;
206*4882a593Smuzhiyun } fake_cb_bridge_regs;
207*4882a593Smuzhiyun
fake_cb_bridge_read(int where,int size,u32 * val)208*4882a593Smuzhiyun static int fake_cb_bridge_read(int where, int size, u32 *val)
209*4882a593Smuzhiyun {
210*4882a593Smuzhiyun unsigned int reg;
211*4882a593Smuzhiyun u32 data;
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun data = 0;
214*4882a593Smuzhiyun reg = where >> 2;
215*4882a593Smuzhiyun switch (reg) {
216*4882a593Smuzhiyun case (PCI_VENDOR_ID >> 2):
217*4882a593Smuzhiyun case (PCI_CB_SUBSYSTEM_VENDOR_ID >> 2):
218*4882a593Smuzhiyun /* create dummy vendor/device id from our cpu id */
219*4882a593Smuzhiyun data = (bcm63xx_get_cpu_id() << 16) | PCI_VENDOR_ID_BROADCOM;
220*4882a593Smuzhiyun break;
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun case (PCI_COMMAND >> 2):
223*4882a593Smuzhiyun data = (PCI_STATUS_DEVSEL_SLOW << 16);
224*4882a593Smuzhiyun data |= fake_cb_bridge_regs.pci_command;
225*4882a593Smuzhiyun break;
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun case (PCI_CLASS_REVISION >> 2):
228*4882a593Smuzhiyun data = (PCI_CLASS_BRIDGE_CARDBUS << 16);
229*4882a593Smuzhiyun break;
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun case (PCI_CACHE_LINE_SIZE >> 2):
232*4882a593Smuzhiyun data = (PCI_HEADER_TYPE_CARDBUS << 16);
233*4882a593Smuzhiyun break;
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun case (PCI_INTERRUPT_LINE >> 2):
236*4882a593Smuzhiyun /* bridge control */
237*4882a593Smuzhiyun data = (fake_cb_bridge_regs.bridge_control << 16);
238*4882a593Smuzhiyun /* pin:intA line:0xff */
239*4882a593Smuzhiyun data |= (0x1 << 8) | 0xff;
240*4882a593Smuzhiyun break;
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun case (PCI_CB_PRIMARY_BUS >> 2):
243*4882a593Smuzhiyun data = (fake_cb_bridge_regs.cb_latency << 24);
244*4882a593Smuzhiyun data |= (fake_cb_bridge_regs.subordinate_busn << 16);
245*4882a593Smuzhiyun data |= (fake_cb_bridge_regs.cardbus_busn << 8);
246*4882a593Smuzhiyun data |= fake_cb_bridge_regs.pci_busn;
247*4882a593Smuzhiyun break;
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun case (PCI_CB_MEMORY_BASE_0 >> 2):
250*4882a593Smuzhiyun data = fake_cb_bridge_regs.mem_base0;
251*4882a593Smuzhiyun break;
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun case (PCI_CB_MEMORY_LIMIT_0 >> 2):
254*4882a593Smuzhiyun data = fake_cb_bridge_regs.mem_limit0;
255*4882a593Smuzhiyun break;
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun case (PCI_CB_MEMORY_BASE_1 >> 2):
258*4882a593Smuzhiyun data = fake_cb_bridge_regs.mem_base1;
259*4882a593Smuzhiyun break;
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun case (PCI_CB_MEMORY_LIMIT_1 >> 2):
262*4882a593Smuzhiyun data = fake_cb_bridge_regs.mem_limit1;
263*4882a593Smuzhiyun break;
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun case (PCI_CB_IO_BASE_0 >> 2):
266*4882a593Smuzhiyun /* | 1 for 32bits io support */
267*4882a593Smuzhiyun data = fake_cb_bridge_regs.io_base0 | 0x1;
268*4882a593Smuzhiyun break;
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun case (PCI_CB_IO_LIMIT_0 >> 2):
271*4882a593Smuzhiyun data = fake_cb_bridge_regs.io_limit0;
272*4882a593Smuzhiyun break;
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun case (PCI_CB_IO_BASE_1 >> 2):
275*4882a593Smuzhiyun /* | 1 for 32bits io support */
276*4882a593Smuzhiyun data = fake_cb_bridge_regs.io_base1 | 0x1;
277*4882a593Smuzhiyun break;
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun case (PCI_CB_IO_LIMIT_1 >> 2):
280*4882a593Smuzhiyun data = fake_cb_bridge_regs.io_limit1;
281*4882a593Smuzhiyun break;
282*4882a593Smuzhiyun }
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun *val = postprocess_read(data, where, size);
285*4882a593Smuzhiyun return PCIBIOS_SUCCESSFUL;
286*4882a593Smuzhiyun }
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun /*
289*4882a593Smuzhiyun * emulate configuration write access on a cardbus bridge
290*4882a593Smuzhiyun */
fake_cb_bridge_write(int where,int size,u32 val)291*4882a593Smuzhiyun static int fake_cb_bridge_write(int where, int size, u32 val)
292*4882a593Smuzhiyun {
293*4882a593Smuzhiyun unsigned int reg;
294*4882a593Smuzhiyun u32 data, tmp;
295*4882a593Smuzhiyun int ret;
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun ret = fake_cb_bridge_read((where & ~0x3), 4, &data);
298*4882a593Smuzhiyun if (ret != PCIBIOS_SUCCESSFUL)
299*4882a593Smuzhiyun return ret;
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun data = preprocess_write(data, val, where, size);
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun reg = where >> 2;
304*4882a593Smuzhiyun switch (reg) {
305*4882a593Smuzhiyun case (PCI_COMMAND >> 2):
306*4882a593Smuzhiyun fake_cb_bridge_regs.pci_command = (data & 0xffff);
307*4882a593Smuzhiyun break;
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun case (PCI_CB_PRIMARY_BUS >> 2):
310*4882a593Smuzhiyun fake_cb_bridge_regs.cb_latency = (data >> 24) & 0xff;
311*4882a593Smuzhiyun fake_cb_bridge_regs.subordinate_busn = (data >> 16) & 0xff;
312*4882a593Smuzhiyun fake_cb_bridge_regs.cardbus_busn = (data >> 8) & 0xff;
313*4882a593Smuzhiyun fake_cb_bridge_regs.pci_busn = data & 0xff;
314*4882a593Smuzhiyun if (fake_cb_bridge_regs.cardbus_busn)
315*4882a593Smuzhiyun fake_cb_bridge_regs.bus_assigned = 1;
316*4882a593Smuzhiyun break;
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun case (PCI_INTERRUPT_LINE >> 2):
319*4882a593Smuzhiyun tmp = (data >> 16) & 0xffff;
320*4882a593Smuzhiyun /* disable memory prefetch support */
321*4882a593Smuzhiyun tmp &= ~PCI_CB_BRIDGE_CTL_PREFETCH_MEM0;
322*4882a593Smuzhiyun tmp &= ~PCI_CB_BRIDGE_CTL_PREFETCH_MEM1;
323*4882a593Smuzhiyun fake_cb_bridge_regs.bridge_control = tmp;
324*4882a593Smuzhiyun break;
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun case (PCI_CB_MEMORY_BASE_0 >> 2):
327*4882a593Smuzhiyun fake_cb_bridge_regs.mem_base0 = data;
328*4882a593Smuzhiyun break;
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun case (PCI_CB_MEMORY_LIMIT_0 >> 2):
331*4882a593Smuzhiyun fake_cb_bridge_regs.mem_limit0 = data;
332*4882a593Smuzhiyun break;
333*4882a593Smuzhiyun
334*4882a593Smuzhiyun case (PCI_CB_MEMORY_BASE_1 >> 2):
335*4882a593Smuzhiyun fake_cb_bridge_regs.mem_base1 = data;
336*4882a593Smuzhiyun break;
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun case (PCI_CB_MEMORY_LIMIT_1 >> 2):
339*4882a593Smuzhiyun fake_cb_bridge_regs.mem_limit1 = data;
340*4882a593Smuzhiyun break;
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun case (PCI_CB_IO_BASE_0 >> 2):
343*4882a593Smuzhiyun fake_cb_bridge_regs.io_base0 = data;
344*4882a593Smuzhiyun break;
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun case (PCI_CB_IO_LIMIT_0 >> 2):
347*4882a593Smuzhiyun fake_cb_bridge_regs.io_limit0 = data;
348*4882a593Smuzhiyun break;
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun case (PCI_CB_IO_BASE_1 >> 2):
351*4882a593Smuzhiyun fake_cb_bridge_regs.io_base1 = data;
352*4882a593Smuzhiyun break;
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun case (PCI_CB_IO_LIMIT_1 >> 2):
355*4882a593Smuzhiyun fake_cb_bridge_regs.io_limit1 = data;
356*4882a593Smuzhiyun break;
357*4882a593Smuzhiyun }
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun return PCIBIOS_SUCCESSFUL;
360*4882a593Smuzhiyun }
361*4882a593Smuzhiyun
bcm63xx_cb_read(struct pci_bus * bus,unsigned int devfn,int where,int size,u32 * val)362*4882a593Smuzhiyun static int bcm63xx_cb_read(struct pci_bus *bus, unsigned int devfn,
363*4882a593Smuzhiyun int where, int size, u32 *val)
364*4882a593Smuzhiyun {
365*4882a593Smuzhiyun /* snoop access to slot 0x1e on root bus, we fake a cardbus
366*4882a593Smuzhiyun * bridge at this location */
367*4882a593Smuzhiyun if (!bus->parent && PCI_SLOT(devfn) == FAKE_CB_BRIDGE_SLOT) {
368*4882a593Smuzhiyun fake_cb_bridge_bus_number = bus->number;
369*4882a593Smuzhiyun return fake_cb_bridge_read(where, size, val);
370*4882a593Smuzhiyun }
371*4882a593Smuzhiyun
372*4882a593Smuzhiyun /* a configuration cycle for the device behind the cardbus
373*4882a593Smuzhiyun * bridge is actually done as a type 0 cycle on the primary
374*4882a593Smuzhiyun * bus. This means that only one device can be on the cardbus
375*4882a593Smuzhiyun * bus */
376*4882a593Smuzhiyun if (fake_cb_bridge_regs.bus_assigned &&
377*4882a593Smuzhiyun bus->number == fake_cb_bridge_regs.cardbus_busn &&
378*4882a593Smuzhiyun PCI_SLOT(devfn) == 0)
379*4882a593Smuzhiyun return bcm63xx_do_cfg_read(0, 0,
380*4882a593Smuzhiyun PCI_DEVFN(CARDBUS_PCI_IDSEL, 0),
381*4882a593Smuzhiyun where, size, val);
382*4882a593Smuzhiyun
383*4882a593Smuzhiyun return PCIBIOS_DEVICE_NOT_FOUND;
384*4882a593Smuzhiyun }
385*4882a593Smuzhiyun
bcm63xx_cb_write(struct pci_bus * bus,unsigned int devfn,int where,int size,u32 val)386*4882a593Smuzhiyun static int bcm63xx_cb_write(struct pci_bus *bus, unsigned int devfn,
387*4882a593Smuzhiyun int where, int size, u32 val)
388*4882a593Smuzhiyun {
389*4882a593Smuzhiyun if (!bus->parent && PCI_SLOT(devfn) == FAKE_CB_BRIDGE_SLOT) {
390*4882a593Smuzhiyun fake_cb_bridge_bus_number = bus->number;
391*4882a593Smuzhiyun return fake_cb_bridge_write(where, size, val);
392*4882a593Smuzhiyun }
393*4882a593Smuzhiyun
394*4882a593Smuzhiyun if (fake_cb_bridge_regs.bus_assigned &&
395*4882a593Smuzhiyun bus->number == fake_cb_bridge_regs.cardbus_busn &&
396*4882a593Smuzhiyun PCI_SLOT(devfn) == 0)
397*4882a593Smuzhiyun return bcm63xx_do_cfg_write(0, 0,
398*4882a593Smuzhiyun PCI_DEVFN(CARDBUS_PCI_IDSEL, 0),
399*4882a593Smuzhiyun where, size, val);
400*4882a593Smuzhiyun
401*4882a593Smuzhiyun return PCIBIOS_DEVICE_NOT_FOUND;
402*4882a593Smuzhiyun }
403*4882a593Smuzhiyun
404*4882a593Smuzhiyun struct pci_ops bcm63xx_cb_ops = {
405*4882a593Smuzhiyun .read = bcm63xx_cb_read,
406*4882a593Smuzhiyun .write = bcm63xx_cb_write,
407*4882a593Smuzhiyun };
408*4882a593Smuzhiyun
409*4882a593Smuzhiyun /*
410*4882a593Smuzhiyun * only one IO window, so it cannot be shared by PCI and cardbus, use
411*4882a593Smuzhiyun * fixup to choose and detect unhandled configuration
412*4882a593Smuzhiyun */
bcm63xx_fixup(struct pci_dev * dev)413*4882a593Smuzhiyun static void bcm63xx_fixup(struct pci_dev *dev)
414*4882a593Smuzhiyun {
415*4882a593Smuzhiyun static int io_window = -1;
416*4882a593Smuzhiyun int i, found, new_io_window;
417*4882a593Smuzhiyun u32 val;
418*4882a593Smuzhiyun
419*4882a593Smuzhiyun /* look for any io resource */
420*4882a593Smuzhiyun found = 0;
421*4882a593Smuzhiyun for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
422*4882a593Smuzhiyun if (pci_resource_flags(dev, i) & IORESOURCE_IO) {
423*4882a593Smuzhiyun found = 1;
424*4882a593Smuzhiyun break;
425*4882a593Smuzhiyun }
426*4882a593Smuzhiyun }
427*4882a593Smuzhiyun
428*4882a593Smuzhiyun if (!found)
429*4882a593Smuzhiyun return;
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun /* skip our fake bus with only cardbus bridge on it */
432*4882a593Smuzhiyun if (dev->bus->number == fake_cb_bridge_bus_number)
433*4882a593Smuzhiyun return;
434*4882a593Smuzhiyun
435*4882a593Smuzhiyun /* find on which bus the device is */
436*4882a593Smuzhiyun if (fake_cb_bridge_regs.bus_assigned &&
437*4882a593Smuzhiyun dev->bus->number == fake_cb_bridge_regs.cardbus_busn &&
438*4882a593Smuzhiyun PCI_SLOT(dev->devfn) == 0)
439*4882a593Smuzhiyun new_io_window = 1;
440*4882a593Smuzhiyun else
441*4882a593Smuzhiyun new_io_window = 0;
442*4882a593Smuzhiyun
443*4882a593Smuzhiyun if (new_io_window == io_window)
444*4882a593Smuzhiyun return;
445*4882a593Smuzhiyun
446*4882a593Smuzhiyun if (io_window != -1) {
447*4882a593Smuzhiyun printk(KERN_ERR "bcm63xx: both PCI and cardbus devices "
448*4882a593Smuzhiyun "need IO, which hardware cannot do\n");
449*4882a593Smuzhiyun return;
450*4882a593Smuzhiyun }
451*4882a593Smuzhiyun
452*4882a593Smuzhiyun printk(KERN_INFO "bcm63xx: PCI IO window assigned to %s\n",
453*4882a593Smuzhiyun (new_io_window == 0) ? "PCI" : "cardbus");
454*4882a593Smuzhiyun
455*4882a593Smuzhiyun val = bcm_mpi_readl(MPI_L2PIOREMAP_REG);
456*4882a593Smuzhiyun if (io_window)
457*4882a593Smuzhiyun val |= MPI_L2PREMAP_IS_CARDBUS_MASK;
458*4882a593Smuzhiyun else
459*4882a593Smuzhiyun val &= ~MPI_L2PREMAP_IS_CARDBUS_MASK;
460*4882a593Smuzhiyun bcm_mpi_writel(val, MPI_L2PIOREMAP_REG);
461*4882a593Smuzhiyun
462*4882a593Smuzhiyun io_window = new_io_window;
463*4882a593Smuzhiyun }
464*4882a593Smuzhiyun
465*4882a593Smuzhiyun DECLARE_PCI_FIXUP_ENABLE(PCI_ANY_ID, PCI_ANY_ID, bcm63xx_fixup);
466*4882a593Smuzhiyun #endif
467*4882a593Smuzhiyun
bcm63xx_pcie_can_access(struct pci_bus * bus,int devfn)468*4882a593Smuzhiyun static int bcm63xx_pcie_can_access(struct pci_bus *bus, int devfn)
469*4882a593Smuzhiyun {
470*4882a593Smuzhiyun switch (bus->number) {
471*4882a593Smuzhiyun case PCIE_BUS_BRIDGE:
472*4882a593Smuzhiyun return PCI_SLOT(devfn) == 0;
473*4882a593Smuzhiyun case PCIE_BUS_DEVICE:
474*4882a593Smuzhiyun if (PCI_SLOT(devfn) == 0)
475*4882a593Smuzhiyun return bcm_pcie_readl(PCIE_DLSTATUS_REG)
476*4882a593Smuzhiyun & DLSTATUS_PHYLINKUP;
477*4882a593Smuzhiyun fallthrough;
478*4882a593Smuzhiyun default:
479*4882a593Smuzhiyun return false;
480*4882a593Smuzhiyun }
481*4882a593Smuzhiyun }
482*4882a593Smuzhiyun
bcm63xx_pcie_read(struct pci_bus * bus,unsigned int devfn,int where,int size,u32 * val)483*4882a593Smuzhiyun static int bcm63xx_pcie_read(struct pci_bus *bus, unsigned int devfn,
484*4882a593Smuzhiyun int where, int size, u32 *val)
485*4882a593Smuzhiyun {
486*4882a593Smuzhiyun u32 data;
487*4882a593Smuzhiyun u32 reg = where & ~3;
488*4882a593Smuzhiyun
489*4882a593Smuzhiyun if (!bcm63xx_pcie_can_access(bus, devfn))
490*4882a593Smuzhiyun return PCIBIOS_DEVICE_NOT_FOUND;
491*4882a593Smuzhiyun
492*4882a593Smuzhiyun if (bus->number == PCIE_BUS_DEVICE)
493*4882a593Smuzhiyun reg += PCIE_DEVICE_OFFSET;
494*4882a593Smuzhiyun
495*4882a593Smuzhiyun data = bcm_pcie_readl(reg);
496*4882a593Smuzhiyun
497*4882a593Smuzhiyun *val = postprocess_read(data, where, size);
498*4882a593Smuzhiyun
499*4882a593Smuzhiyun return PCIBIOS_SUCCESSFUL;
500*4882a593Smuzhiyun
501*4882a593Smuzhiyun }
502*4882a593Smuzhiyun
bcm63xx_pcie_write(struct pci_bus * bus,unsigned int devfn,int where,int size,u32 val)503*4882a593Smuzhiyun static int bcm63xx_pcie_write(struct pci_bus *bus, unsigned int devfn,
504*4882a593Smuzhiyun int where, int size, u32 val)
505*4882a593Smuzhiyun {
506*4882a593Smuzhiyun u32 data;
507*4882a593Smuzhiyun u32 reg = where & ~3;
508*4882a593Smuzhiyun
509*4882a593Smuzhiyun if (!bcm63xx_pcie_can_access(bus, devfn))
510*4882a593Smuzhiyun return PCIBIOS_DEVICE_NOT_FOUND;
511*4882a593Smuzhiyun
512*4882a593Smuzhiyun if (bus->number == PCIE_BUS_DEVICE)
513*4882a593Smuzhiyun reg += PCIE_DEVICE_OFFSET;
514*4882a593Smuzhiyun
515*4882a593Smuzhiyun
516*4882a593Smuzhiyun data = bcm_pcie_readl(reg);
517*4882a593Smuzhiyun
518*4882a593Smuzhiyun data = preprocess_write(data, val, where, size);
519*4882a593Smuzhiyun bcm_pcie_writel(data, reg);
520*4882a593Smuzhiyun
521*4882a593Smuzhiyun return PCIBIOS_SUCCESSFUL;
522*4882a593Smuzhiyun }
523*4882a593Smuzhiyun
524*4882a593Smuzhiyun
525*4882a593Smuzhiyun struct pci_ops bcm63xx_pcie_ops = {
526*4882a593Smuzhiyun .read = bcm63xx_pcie_read,
527*4882a593Smuzhiyun .write = bcm63xx_pcie_write
528*4882a593Smuzhiyun };
529