xref: /OK3568_Linux_fs/kernel/arch/mips/pci/msi-octeon.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * This file is subject to the terms and conditions of the GNU General Public
3*4882a593Smuzhiyun  * License.  See the file "COPYING" in the main directory of this archive
4*4882a593Smuzhiyun  * for more details.
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * Copyright (C) 2005-2009, 2010 Cavium Networks
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun #include <linux/kernel.h>
9*4882a593Smuzhiyun #include <linux/init.h>
10*4882a593Smuzhiyun #include <linux/msi.h>
11*4882a593Smuzhiyun #include <linux/spinlock.h>
12*4882a593Smuzhiyun #include <linux/interrupt.h>
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #include <asm/octeon/octeon.h>
15*4882a593Smuzhiyun #include <asm/octeon/cvmx-npi-defs.h>
16*4882a593Smuzhiyun #include <asm/octeon/cvmx-pci-defs.h>
17*4882a593Smuzhiyun #include <asm/octeon/cvmx-npei-defs.h>
18*4882a593Smuzhiyun #include <asm/octeon/cvmx-sli-defs.h>
19*4882a593Smuzhiyun #include <asm/octeon/cvmx-pexp-defs.h>
20*4882a593Smuzhiyun #include <asm/octeon/pci-octeon.h>
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun /*
23*4882a593Smuzhiyun  * Each bit in msi_free_irq_bitmask represents a MSI interrupt that is
24*4882a593Smuzhiyun  * in use.
25*4882a593Smuzhiyun  */
26*4882a593Smuzhiyun static u64 msi_free_irq_bitmask[4];
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun /*
29*4882a593Smuzhiyun  * Each bit in msi_multiple_irq_bitmask tells that the device using
30*4882a593Smuzhiyun  * this bit in msi_free_irq_bitmask is also using the next bit. This
31*4882a593Smuzhiyun  * is used so we can disable all of the MSI interrupts when a device
32*4882a593Smuzhiyun  * uses multiple.
33*4882a593Smuzhiyun  */
34*4882a593Smuzhiyun static u64 msi_multiple_irq_bitmask[4];
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun /*
37*4882a593Smuzhiyun  * This lock controls updates to msi_free_irq_bitmask and
38*4882a593Smuzhiyun  * msi_multiple_irq_bitmask.
39*4882a593Smuzhiyun  */
40*4882a593Smuzhiyun static DEFINE_SPINLOCK(msi_free_irq_bitmask_lock);
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun /*
43*4882a593Smuzhiyun  * Number of MSI IRQs used. This variable is set up in
44*4882a593Smuzhiyun  * the module init time.
45*4882a593Smuzhiyun  */
46*4882a593Smuzhiyun static int msi_irq_size;
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun /**
49*4882a593Smuzhiyun  * Called when a driver request MSI interrupts instead of the
50*4882a593Smuzhiyun  * legacy INT A-D. This routine will allocate multiple interrupts
51*4882a593Smuzhiyun  * for MSI devices that support them. A device can override this by
52*4882a593Smuzhiyun  * programming the MSI control bits [6:4] before calling
53*4882a593Smuzhiyun  * pci_enable_msi().
54*4882a593Smuzhiyun  *
55*4882a593Smuzhiyun  * @dev:    Device requesting MSI interrupts
56*4882a593Smuzhiyun  * @desc:   MSI descriptor
57*4882a593Smuzhiyun  *
58*4882a593Smuzhiyun  * Returns 0 on success.
59*4882a593Smuzhiyun  */
arch_setup_msi_irq(struct pci_dev * dev,struct msi_desc * desc)60*4882a593Smuzhiyun int arch_setup_msi_irq(struct pci_dev *dev, struct msi_desc *desc)
61*4882a593Smuzhiyun {
62*4882a593Smuzhiyun 	struct msi_msg msg;
63*4882a593Smuzhiyun 	u16 control;
64*4882a593Smuzhiyun 	int configured_private_bits;
65*4882a593Smuzhiyun 	int request_private_bits;
66*4882a593Smuzhiyun 	int irq = 0;
67*4882a593Smuzhiyun 	int irq_step;
68*4882a593Smuzhiyun 	u64 search_mask;
69*4882a593Smuzhiyun 	int index;
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun 	/*
72*4882a593Smuzhiyun 	 * Read the MSI config to figure out how many IRQs this device
73*4882a593Smuzhiyun 	 * wants.  Most devices only want 1, which will give
74*4882a593Smuzhiyun 	 * configured_private_bits and request_private_bits equal 0.
75*4882a593Smuzhiyun 	 */
76*4882a593Smuzhiyun 	pci_read_config_word(dev, dev->msi_cap + PCI_MSI_FLAGS, &control);
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun 	/*
79*4882a593Smuzhiyun 	 * If the number of private bits has been configured then use
80*4882a593Smuzhiyun 	 * that value instead of the requested number. This gives the
81*4882a593Smuzhiyun 	 * driver the chance to override the number of interrupts
82*4882a593Smuzhiyun 	 * before calling pci_enable_msi().
83*4882a593Smuzhiyun 	 */
84*4882a593Smuzhiyun 	configured_private_bits = (control & PCI_MSI_FLAGS_QSIZE) >> 4;
85*4882a593Smuzhiyun 	if (configured_private_bits == 0) {
86*4882a593Smuzhiyun 		/* Nothing is configured, so use the hardware requested size */
87*4882a593Smuzhiyun 		request_private_bits = (control & PCI_MSI_FLAGS_QMASK) >> 1;
88*4882a593Smuzhiyun 	} else {
89*4882a593Smuzhiyun 		/*
90*4882a593Smuzhiyun 		 * Use the number of configured bits, assuming the
91*4882a593Smuzhiyun 		 * driver wanted to override the hardware request
92*4882a593Smuzhiyun 		 * value.
93*4882a593Smuzhiyun 		 */
94*4882a593Smuzhiyun 		request_private_bits = configured_private_bits;
95*4882a593Smuzhiyun 	}
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun 	/*
98*4882a593Smuzhiyun 	 * The PCI 2.3 spec mandates that there are at most 32
99*4882a593Smuzhiyun 	 * interrupts. If this device asks for more, only give it one.
100*4882a593Smuzhiyun 	 */
101*4882a593Smuzhiyun 	if (request_private_bits > 5)
102*4882a593Smuzhiyun 		request_private_bits = 0;
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun try_only_one:
105*4882a593Smuzhiyun 	/*
106*4882a593Smuzhiyun 	 * The IRQs have to be aligned on a power of two based on the
107*4882a593Smuzhiyun 	 * number being requested.
108*4882a593Smuzhiyun 	 */
109*4882a593Smuzhiyun 	irq_step = 1 << request_private_bits;
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun 	/* Mask with one bit for each IRQ */
112*4882a593Smuzhiyun 	search_mask = (1 << irq_step) - 1;
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun 	/*
115*4882a593Smuzhiyun 	 * We're going to search msi_free_irq_bitmask_lock for zero
116*4882a593Smuzhiyun 	 * bits. This represents an MSI interrupt number that isn't in
117*4882a593Smuzhiyun 	 * use.
118*4882a593Smuzhiyun 	 */
119*4882a593Smuzhiyun 	spin_lock(&msi_free_irq_bitmask_lock);
120*4882a593Smuzhiyun 	for (index = 0; index < msi_irq_size/64; index++) {
121*4882a593Smuzhiyun 		for (irq = 0; irq < 64; irq += irq_step) {
122*4882a593Smuzhiyun 			if ((msi_free_irq_bitmask[index] & (search_mask << irq)) == 0) {
123*4882a593Smuzhiyun 				msi_free_irq_bitmask[index] |= search_mask << irq;
124*4882a593Smuzhiyun 				msi_multiple_irq_bitmask[index] |= (search_mask >> 1) << irq;
125*4882a593Smuzhiyun 				goto msi_irq_allocated;
126*4882a593Smuzhiyun 			}
127*4882a593Smuzhiyun 		}
128*4882a593Smuzhiyun 	}
129*4882a593Smuzhiyun msi_irq_allocated:
130*4882a593Smuzhiyun 	spin_unlock(&msi_free_irq_bitmask_lock);
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun 	/* Make sure the search for available interrupts didn't fail */
133*4882a593Smuzhiyun 	if (irq >= 64) {
134*4882a593Smuzhiyun 		if (request_private_bits) {
135*4882a593Smuzhiyun 			pr_err("arch_setup_msi_irq: Unable to find %d free interrupts, trying just one",
136*4882a593Smuzhiyun 			       1 << request_private_bits);
137*4882a593Smuzhiyun 			request_private_bits = 0;
138*4882a593Smuzhiyun 			goto try_only_one;
139*4882a593Smuzhiyun 		} else
140*4882a593Smuzhiyun 			panic("arch_setup_msi_irq: Unable to find a free MSI interrupt");
141*4882a593Smuzhiyun 	}
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun 	/* MSI interrupts start at logical IRQ OCTEON_IRQ_MSI_BIT0 */
144*4882a593Smuzhiyun 	irq += index*64;
145*4882a593Smuzhiyun 	irq += OCTEON_IRQ_MSI_BIT0;
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun 	switch (octeon_dma_bar_type) {
148*4882a593Smuzhiyun 	case OCTEON_DMA_BAR_TYPE_SMALL:
149*4882a593Smuzhiyun 		/* When not using big bar, Bar 0 is based at 128MB */
150*4882a593Smuzhiyun 		msg.address_lo =
151*4882a593Smuzhiyun 			((128ul << 20) + CVMX_PCI_MSI_RCV) & 0xffffffff;
152*4882a593Smuzhiyun 		msg.address_hi = ((128ul << 20) + CVMX_PCI_MSI_RCV) >> 32;
153*4882a593Smuzhiyun 		break;
154*4882a593Smuzhiyun 	case OCTEON_DMA_BAR_TYPE_BIG:
155*4882a593Smuzhiyun 		/* When using big bar, Bar 0 is based at 0 */
156*4882a593Smuzhiyun 		msg.address_lo = (0 + CVMX_PCI_MSI_RCV) & 0xffffffff;
157*4882a593Smuzhiyun 		msg.address_hi = (0 + CVMX_PCI_MSI_RCV) >> 32;
158*4882a593Smuzhiyun 		break;
159*4882a593Smuzhiyun 	case OCTEON_DMA_BAR_TYPE_PCIE:
160*4882a593Smuzhiyun 		/* When using PCIe, Bar 0 is based at 0 */
161*4882a593Smuzhiyun 		/* FIXME CVMX_NPEI_MSI_RCV* other than 0? */
162*4882a593Smuzhiyun 		msg.address_lo = (0 + CVMX_NPEI_PCIE_MSI_RCV) & 0xffffffff;
163*4882a593Smuzhiyun 		msg.address_hi = (0 + CVMX_NPEI_PCIE_MSI_RCV) >> 32;
164*4882a593Smuzhiyun 		break;
165*4882a593Smuzhiyun 	case OCTEON_DMA_BAR_TYPE_PCIE2:
166*4882a593Smuzhiyun 		/* When using PCIe2, Bar 0 is based at 0 */
167*4882a593Smuzhiyun 		msg.address_lo = (0 + CVMX_SLI_PCIE_MSI_RCV) & 0xffffffff;
168*4882a593Smuzhiyun 		msg.address_hi = (0 + CVMX_SLI_PCIE_MSI_RCV) >> 32;
169*4882a593Smuzhiyun 		break;
170*4882a593Smuzhiyun 	default:
171*4882a593Smuzhiyun 		panic("arch_setup_msi_irq: Invalid octeon_dma_bar_type");
172*4882a593Smuzhiyun 	}
173*4882a593Smuzhiyun 	msg.data = irq - OCTEON_IRQ_MSI_BIT0;
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun 	/* Update the number of IRQs the device has available to it */
176*4882a593Smuzhiyun 	control &= ~PCI_MSI_FLAGS_QSIZE;
177*4882a593Smuzhiyun 	control |= request_private_bits << 4;
178*4882a593Smuzhiyun 	pci_write_config_word(dev, dev->msi_cap + PCI_MSI_FLAGS, control);
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun 	irq_set_msi_desc(irq, desc);
181*4882a593Smuzhiyun 	pci_write_msi_msg(irq, &msg);
182*4882a593Smuzhiyun 	return 0;
183*4882a593Smuzhiyun }
184*4882a593Smuzhiyun 
arch_setup_msi_irqs(struct pci_dev * dev,int nvec,int type)185*4882a593Smuzhiyun int arch_setup_msi_irqs(struct pci_dev *dev, int nvec, int type)
186*4882a593Smuzhiyun {
187*4882a593Smuzhiyun 	struct msi_desc *entry;
188*4882a593Smuzhiyun 	int ret;
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun 	/*
191*4882a593Smuzhiyun 	 * MSI-X is not supported.
192*4882a593Smuzhiyun 	 */
193*4882a593Smuzhiyun 	if (type == PCI_CAP_ID_MSIX)
194*4882a593Smuzhiyun 		return -EINVAL;
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun 	/*
197*4882a593Smuzhiyun 	 * If an architecture wants to support multiple MSI, it needs to
198*4882a593Smuzhiyun 	 * override arch_setup_msi_irqs()
199*4882a593Smuzhiyun 	 */
200*4882a593Smuzhiyun 	if (type == PCI_CAP_ID_MSI && nvec > 1)
201*4882a593Smuzhiyun 		return 1;
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun 	for_each_pci_msi_entry(entry, dev) {
204*4882a593Smuzhiyun 		ret = arch_setup_msi_irq(dev, entry);
205*4882a593Smuzhiyun 		if (ret < 0)
206*4882a593Smuzhiyun 			return ret;
207*4882a593Smuzhiyun 		if (ret > 0)
208*4882a593Smuzhiyun 			return -ENOSPC;
209*4882a593Smuzhiyun 	}
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun 	return 0;
212*4882a593Smuzhiyun }
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun /**
215*4882a593Smuzhiyun  * Called when a device no longer needs its MSI interrupts. All
216*4882a593Smuzhiyun  * MSI interrupts for the device are freed.
217*4882a593Smuzhiyun  *
218*4882a593Smuzhiyun  * @irq:    The devices first irq number. There may be multple in sequence.
219*4882a593Smuzhiyun  */
arch_teardown_msi_irq(unsigned int irq)220*4882a593Smuzhiyun void arch_teardown_msi_irq(unsigned int irq)
221*4882a593Smuzhiyun {
222*4882a593Smuzhiyun 	int number_irqs;
223*4882a593Smuzhiyun 	u64 bitmask;
224*4882a593Smuzhiyun 	int index = 0;
225*4882a593Smuzhiyun 	int irq0;
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun 	if ((irq < OCTEON_IRQ_MSI_BIT0)
228*4882a593Smuzhiyun 		|| (irq > msi_irq_size + OCTEON_IRQ_MSI_BIT0))
229*4882a593Smuzhiyun 		panic("arch_teardown_msi_irq: Attempted to teardown illegal "
230*4882a593Smuzhiyun 		      "MSI interrupt (%d)", irq);
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun 	irq -= OCTEON_IRQ_MSI_BIT0;
233*4882a593Smuzhiyun 	index = irq / 64;
234*4882a593Smuzhiyun 	irq0 = irq % 64;
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun 	/*
237*4882a593Smuzhiyun 	 * Count the number of IRQs we need to free by looking at the
238*4882a593Smuzhiyun 	 * msi_multiple_irq_bitmask. Each bit set means that the next
239*4882a593Smuzhiyun 	 * IRQ is also owned by this device.
240*4882a593Smuzhiyun 	 */
241*4882a593Smuzhiyun 	number_irqs = 0;
242*4882a593Smuzhiyun 	while ((irq0 + number_irqs < 64) &&
243*4882a593Smuzhiyun 	       (msi_multiple_irq_bitmask[index]
244*4882a593Smuzhiyun 		& (1ull << (irq0 + number_irqs))))
245*4882a593Smuzhiyun 		number_irqs++;
246*4882a593Smuzhiyun 	number_irqs++;
247*4882a593Smuzhiyun 	/* Mask with one bit for each IRQ */
248*4882a593Smuzhiyun 	bitmask = (1 << number_irqs) - 1;
249*4882a593Smuzhiyun 	/* Shift the mask to the correct bit location */
250*4882a593Smuzhiyun 	bitmask <<= irq0;
251*4882a593Smuzhiyun 	if ((msi_free_irq_bitmask[index] & bitmask) != bitmask)
252*4882a593Smuzhiyun 		panic("arch_teardown_msi_irq: Attempted to teardown MSI "
253*4882a593Smuzhiyun 		      "interrupt (%d) not in use", irq);
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun 	/* Checks are done, update the in use bitmask */
256*4882a593Smuzhiyun 	spin_lock(&msi_free_irq_bitmask_lock);
257*4882a593Smuzhiyun 	msi_free_irq_bitmask[index] &= ~bitmask;
258*4882a593Smuzhiyun 	msi_multiple_irq_bitmask[index] &= ~bitmask;
259*4882a593Smuzhiyun 	spin_unlock(&msi_free_irq_bitmask_lock);
260*4882a593Smuzhiyun }
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun static DEFINE_RAW_SPINLOCK(octeon_irq_msi_lock);
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun static u64 msi_rcv_reg[4];
265*4882a593Smuzhiyun static u64 mis_ena_reg[4];
266*4882a593Smuzhiyun 
octeon_irq_msi_enable_pcie(struct irq_data * data)267*4882a593Smuzhiyun static void octeon_irq_msi_enable_pcie(struct irq_data *data)
268*4882a593Smuzhiyun {
269*4882a593Smuzhiyun 	u64 en;
270*4882a593Smuzhiyun 	unsigned long flags;
271*4882a593Smuzhiyun 	int msi_number = data->irq - OCTEON_IRQ_MSI_BIT0;
272*4882a593Smuzhiyun 	int irq_index = msi_number >> 6;
273*4882a593Smuzhiyun 	int irq_bit = msi_number & 0x3f;
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun 	raw_spin_lock_irqsave(&octeon_irq_msi_lock, flags);
276*4882a593Smuzhiyun 	en = cvmx_read_csr(mis_ena_reg[irq_index]);
277*4882a593Smuzhiyun 	en |= 1ull << irq_bit;
278*4882a593Smuzhiyun 	cvmx_write_csr(mis_ena_reg[irq_index], en);
279*4882a593Smuzhiyun 	cvmx_read_csr(mis_ena_reg[irq_index]);
280*4882a593Smuzhiyun 	raw_spin_unlock_irqrestore(&octeon_irq_msi_lock, flags);
281*4882a593Smuzhiyun }
282*4882a593Smuzhiyun 
octeon_irq_msi_disable_pcie(struct irq_data * data)283*4882a593Smuzhiyun static void octeon_irq_msi_disable_pcie(struct irq_data *data)
284*4882a593Smuzhiyun {
285*4882a593Smuzhiyun 	u64 en;
286*4882a593Smuzhiyun 	unsigned long flags;
287*4882a593Smuzhiyun 	int msi_number = data->irq - OCTEON_IRQ_MSI_BIT0;
288*4882a593Smuzhiyun 	int irq_index = msi_number >> 6;
289*4882a593Smuzhiyun 	int irq_bit = msi_number & 0x3f;
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun 	raw_spin_lock_irqsave(&octeon_irq_msi_lock, flags);
292*4882a593Smuzhiyun 	en = cvmx_read_csr(mis_ena_reg[irq_index]);
293*4882a593Smuzhiyun 	en &= ~(1ull << irq_bit);
294*4882a593Smuzhiyun 	cvmx_write_csr(mis_ena_reg[irq_index], en);
295*4882a593Smuzhiyun 	cvmx_read_csr(mis_ena_reg[irq_index]);
296*4882a593Smuzhiyun 	raw_spin_unlock_irqrestore(&octeon_irq_msi_lock, flags);
297*4882a593Smuzhiyun }
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun static struct irq_chip octeon_irq_chip_msi_pcie = {
300*4882a593Smuzhiyun 	.name = "MSI",
301*4882a593Smuzhiyun 	.irq_enable = octeon_irq_msi_enable_pcie,
302*4882a593Smuzhiyun 	.irq_disable = octeon_irq_msi_disable_pcie,
303*4882a593Smuzhiyun };
304*4882a593Smuzhiyun 
octeon_irq_msi_enable_pci(struct irq_data * data)305*4882a593Smuzhiyun static void octeon_irq_msi_enable_pci(struct irq_data *data)
306*4882a593Smuzhiyun {
307*4882a593Smuzhiyun 	/*
308*4882a593Smuzhiyun 	 * Octeon PCI doesn't have the ability to mask/unmask MSI
309*4882a593Smuzhiyun 	 * interrupts individually. Instead of masking/unmasking them
310*4882a593Smuzhiyun 	 * in groups of 16, we simple assume MSI devices are well
311*4882a593Smuzhiyun 	 * behaved. MSI interrupts are always enable and the ACK is
312*4882a593Smuzhiyun 	 * assumed to be enough
313*4882a593Smuzhiyun 	 */
314*4882a593Smuzhiyun }
315*4882a593Smuzhiyun 
octeon_irq_msi_disable_pci(struct irq_data * data)316*4882a593Smuzhiyun static void octeon_irq_msi_disable_pci(struct irq_data *data)
317*4882a593Smuzhiyun {
318*4882a593Smuzhiyun 	/* See comment in enable */
319*4882a593Smuzhiyun }
320*4882a593Smuzhiyun 
321*4882a593Smuzhiyun static struct irq_chip octeon_irq_chip_msi_pci = {
322*4882a593Smuzhiyun 	.name = "MSI",
323*4882a593Smuzhiyun 	.irq_enable = octeon_irq_msi_enable_pci,
324*4882a593Smuzhiyun 	.irq_disable = octeon_irq_msi_disable_pci,
325*4882a593Smuzhiyun };
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun /*
328*4882a593Smuzhiyun  * Called by the interrupt handling code when an MSI interrupt
329*4882a593Smuzhiyun  * occurs.
330*4882a593Smuzhiyun  */
__octeon_msi_do_interrupt(int index,u64 msi_bits)331*4882a593Smuzhiyun static irqreturn_t __octeon_msi_do_interrupt(int index, u64 msi_bits)
332*4882a593Smuzhiyun {
333*4882a593Smuzhiyun 	int irq;
334*4882a593Smuzhiyun 	int bit;
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun 	bit = fls64(msi_bits);
337*4882a593Smuzhiyun 	if (bit) {
338*4882a593Smuzhiyun 		bit--;
339*4882a593Smuzhiyun 		/* Acknowledge it first. */
340*4882a593Smuzhiyun 		cvmx_write_csr(msi_rcv_reg[index], 1ull << bit);
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun 		irq = bit + OCTEON_IRQ_MSI_BIT0 + 64 * index;
343*4882a593Smuzhiyun 		do_IRQ(irq);
344*4882a593Smuzhiyun 		return IRQ_HANDLED;
345*4882a593Smuzhiyun 	}
346*4882a593Smuzhiyun 	return IRQ_NONE;
347*4882a593Smuzhiyun }
348*4882a593Smuzhiyun 
349*4882a593Smuzhiyun #define OCTEON_MSI_INT_HANDLER_X(x)					\
350*4882a593Smuzhiyun static irqreturn_t octeon_msi_interrupt##x(int cpl, void *dev_id)	\
351*4882a593Smuzhiyun {									\
352*4882a593Smuzhiyun 	u64 msi_bits = cvmx_read_csr(msi_rcv_reg[(x)]);			\
353*4882a593Smuzhiyun 	return __octeon_msi_do_interrupt((x), msi_bits);		\
354*4882a593Smuzhiyun }
355*4882a593Smuzhiyun 
356*4882a593Smuzhiyun /*
357*4882a593Smuzhiyun  * Create octeon_msi_interrupt{0-3} function body
358*4882a593Smuzhiyun  */
359*4882a593Smuzhiyun OCTEON_MSI_INT_HANDLER_X(0);
360*4882a593Smuzhiyun OCTEON_MSI_INT_HANDLER_X(1);
361*4882a593Smuzhiyun OCTEON_MSI_INT_HANDLER_X(2);
362*4882a593Smuzhiyun OCTEON_MSI_INT_HANDLER_X(3);
363*4882a593Smuzhiyun 
364*4882a593Smuzhiyun /*
365*4882a593Smuzhiyun  * Initializes the MSI interrupt handling code
366*4882a593Smuzhiyun  */
octeon_msi_initialize(void)367*4882a593Smuzhiyun int __init octeon_msi_initialize(void)
368*4882a593Smuzhiyun {
369*4882a593Smuzhiyun 	int irq;
370*4882a593Smuzhiyun 	struct irq_chip *msi;
371*4882a593Smuzhiyun 
372*4882a593Smuzhiyun 	if (octeon_dma_bar_type == OCTEON_DMA_BAR_TYPE_INVALID) {
373*4882a593Smuzhiyun 		return 0;
374*4882a593Smuzhiyun 	} else if (octeon_dma_bar_type == OCTEON_DMA_BAR_TYPE_PCIE) {
375*4882a593Smuzhiyun 		msi_rcv_reg[0] = CVMX_PEXP_NPEI_MSI_RCV0;
376*4882a593Smuzhiyun 		msi_rcv_reg[1] = CVMX_PEXP_NPEI_MSI_RCV1;
377*4882a593Smuzhiyun 		msi_rcv_reg[2] = CVMX_PEXP_NPEI_MSI_RCV2;
378*4882a593Smuzhiyun 		msi_rcv_reg[3] = CVMX_PEXP_NPEI_MSI_RCV3;
379*4882a593Smuzhiyun 		mis_ena_reg[0] = CVMX_PEXP_NPEI_MSI_ENB0;
380*4882a593Smuzhiyun 		mis_ena_reg[1] = CVMX_PEXP_NPEI_MSI_ENB1;
381*4882a593Smuzhiyun 		mis_ena_reg[2] = CVMX_PEXP_NPEI_MSI_ENB2;
382*4882a593Smuzhiyun 		mis_ena_reg[3] = CVMX_PEXP_NPEI_MSI_ENB3;
383*4882a593Smuzhiyun 		msi = &octeon_irq_chip_msi_pcie;
384*4882a593Smuzhiyun 	} else {
385*4882a593Smuzhiyun 		msi_rcv_reg[0] = CVMX_NPI_NPI_MSI_RCV;
386*4882a593Smuzhiyun #define INVALID_GENERATE_ADE 0x8700000000000000ULL;
387*4882a593Smuzhiyun 		msi_rcv_reg[1] = INVALID_GENERATE_ADE;
388*4882a593Smuzhiyun 		msi_rcv_reg[2] = INVALID_GENERATE_ADE;
389*4882a593Smuzhiyun 		msi_rcv_reg[3] = INVALID_GENERATE_ADE;
390*4882a593Smuzhiyun 		mis_ena_reg[0] = INVALID_GENERATE_ADE;
391*4882a593Smuzhiyun 		mis_ena_reg[1] = INVALID_GENERATE_ADE;
392*4882a593Smuzhiyun 		mis_ena_reg[2] = INVALID_GENERATE_ADE;
393*4882a593Smuzhiyun 		mis_ena_reg[3] = INVALID_GENERATE_ADE;
394*4882a593Smuzhiyun 		msi = &octeon_irq_chip_msi_pci;
395*4882a593Smuzhiyun 	}
396*4882a593Smuzhiyun 
397*4882a593Smuzhiyun 	for (irq = OCTEON_IRQ_MSI_BIT0; irq <= OCTEON_IRQ_MSI_LAST; irq++)
398*4882a593Smuzhiyun 		irq_set_chip_and_handler(irq, msi, handle_simple_irq);
399*4882a593Smuzhiyun 
400*4882a593Smuzhiyun 	if (octeon_has_feature(OCTEON_FEATURE_PCIE)) {
401*4882a593Smuzhiyun 		if (request_irq(OCTEON_IRQ_PCI_MSI0, octeon_msi_interrupt0,
402*4882a593Smuzhiyun 				0, "MSI[0:63]", octeon_msi_interrupt0))
403*4882a593Smuzhiyun 			panic("request_irq(OCTEON_IRQ_PCI_MSI0) failed");
404*4882a593Smuzhiyun 
405*4882a593Smuzhiyun 		if (request_irq(OCTEON_IRQ_PCI_MSI1, octeon_msi_interrupt1,
406*4882a593Smuzhiyun 				0, "MSI[64:127]", octeon_msi_interrupt1))
407*4882a593Smuzhiyun 			panic("request_irq(OCTEON_IRQ_PCI_MSI1) failed");
408*4882a593Smuzhiyun 
409*4882a593Smuzhiyun 		if (request_irq(OCTEON_IRQ_PCI_MSI2, octeon_msi_interrupt2,
410*4882a593Smuzhiyun 				0, "MSI[127:191]", octeon_msi_interrupt2))
411*4882a593Smuzhiyun 			panic("request_irq(OCTEON_IRQ_PCI_MSI2) failed");
412*4882a593Smuzhiyun 
413*4882a593Smuzhiyun 		if (request_irq(OCTEON_IRQ_PCI_MSI3, octeon_msi_interrupt3,
414*4882a593Smuzhiyun 				0, "MSI[192:255]", octeon_msi_interrupt3))
415*4882a593Smuzhiyun 			panic("request_irq(OCTEON_IRQ_PCI_MSI3) failed");
416*4882a593Smuzhiyun 
417*4882a593Smuzhiyun 		msi_irq_size = 256;
418*4882a593Smuzhiyun 	} else if (octeon_is_pci_host()) {
419*4882a593Smuzhiyun 		if (request_irq(OCTEON_IRQ_PCI_MSI0, octeon_msi_interrupt0,
420*4882a593Smuzhiyun 				0, "MSI[0:15]", octeon_msi_interrupt0))
421*4882a593Smuzhiyun 			panic("request_irq(OCTEON_IRQ_PCI_MSI0) failed");
422*4882a593Smuzhiyun 
423*4882a593Smuzhiyun 		if (request_irq(OCTEON_IRQ_PCI_MSI1, octeon_msi_interrupt0,
424*4882a593Smuzhiyun 				0, "MSI[16:31]", octeon_msi_interrupt0))
425*4882a593Smuzhiyun 			panic("request_irq(OCTEON_IRQ_PCI_MSI1) failed");
426*4882a593Smuzhiyun 
427*4882a593Smuzhiyun 		if (request_irq(OCTEON_IRQ_PCI_MSI2, octeon_msi_interrupt0,
428*4882a593Smuzhiyun 				0, "MSI[32:47]", octeon_msi_interrupt0))
429*4882a593Smuzhiyun 			panic("request_irq(OCTEON_IRQ_PCI_MSI2) failed");
430*4882a593Smuzhiyun 
431*4882a593Smuzhiyun 		if (request_irq(OCTEON_IRQ_PCI_MSI3, octeon_msi_interrupt0,
432*4882a593Smuzhiyun 				0, "MSI[48:63]", octeon_msi_interrupt0))
433*4882a593Smuzhiyun 			panic("request_irq(OCTEON_IRQ_PCI_MSI3) failed");
434*4882a593Smuzhiyun 		msi_irq_size = 64;
435*4882a593Smuzhiyun 	}
436*4882a593Smuzhiyun 	return 0;
437*4882a593Smuzhiyun }
438*4882a593Smuzhiyun subsys_initcall(octeon_msi_initialize);
439