1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun #include <linux/init.h>
3*4882a593Smuzhiyun #include <linux/pci.h>
4*4882a593Smuzhiyun #include <asm/mips-boards/piix4.h>
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun /* PCI interrupt pins */
7*4882a593Smuzhiyun #define PCIA 1
8*4882a593Smuzhiyun #define PCIB 2
9*4882a593Smuzhiyun #define PCIC 3
10*4882a593Smuzhiyun #define PCID 4
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun /* This table is filled in by interrogating the PIIX4 chip */
13*4882a593Smuzhiyun static char pci_irq[5] = {
14*4882a593Smuzhiyun };
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun static char irq_tab[][5] = {
17*4882a593Smuzhiyun /* INTA INTB INTC INTD */
18*4882a593Smuzhiyun {0, 0, 0, 0, 0 }, /* 0: GT64120 PCI bridge */
19*4882a593Smuzhiyun {0, 0, 0, 0, 0 }, /* 1: Unused */
20*4882a593Smuzhiyun {0, 0, 0, 0, 0 }, /* 2: Unused */
21*4882a593Smuzhiyun {0, 0, 0, 0, 0 }, /* 3: Unused */
22*4882a593Smuzhiyun {0, 0, 0, 0, 0 }, /* 4: Unused */
23*4882a593Smuzhiyun {0, 0, 0, 0, 0 }, /* 5: Unused */
24*4882a593Smuzhiyun {0, 0, 0, 0, 0 }, /* 6: Unused */
25*4882a593Smuzhiyun {0, 0, 0, 0, 0 }, /* 7: Unused */
26*4882a593Smuzhiyun {0, 0, 0, 0, 0 }, /* 8: Unused */
27*4882a593Smuzhiyun {0, 0, 0, 0, 0 }, /* 9: Unused */
28*4882a593Smuzhiyun {0, 0, 0, 0, PCID }, /* 10: PIIX4 USB */
29*4882a593Smuzhiyun {0, PCIB, 0, 0, 0 }, /* 11: AMD 79C973 Ethernet */
30*4882a593Smuzhiyun {0, PCIC, 0, 0, 0 }, /* 12: Crystal 4281 Sound */
31*4882a593Smuzhiyun {0, 0, 0, 0, 0 }, /* 13: Unused */
32*4882a593Smuzhiyun {0, 0, 0, 0, 0 }, /* 14: Unused */
33*4882a593Smuzhiyun {0, 0, 0, 0, 0 }, /* 15: Unused */
34*4882a593Smuzhiyun {0, 0, 0, 0, 0 }, /* 16: Unused */
35*4882a593Smuzhiyun {0, 0, 0, 0, 0 }, /* 17: Bonito/SOC-it PCI Bridge*/
36*4882a593Smuzhiyun {0, PCIA, PCIB, PCIC, PCID }, /* 18: PCI Slot 1 */
37*4882a593Smuzhiyun {0, PCIB, PCIC, PCID, PCIA }, /* 19: PCI Slot 2 */
38*4882a593Smuzhiyun {0, PCIC, PCID, PCIA, PCIB }, /* 20: PCI Slot 3 */
39*4882a593Smuzhiyun {0, PCID, PCIA, PCIB, PCIC } /* 21: PCI Slot 4 */
40*4882a593Smuzhiyun };
41*4882a593Smuzhiyun
pcibios_map_irq(const struct pci_dev * dev,u8 slot,u8 pin)42*4882a593Smuzhiyun int pcibios_map_irq(const struct pci_dev *dev, u8 slot, u8 pin)
43*4882a593Smuzhiyun {
44*4882a593Smuzhiyun int virq;
45*4882a593Smuzhiyun virq = irq_tab[slot][pin];
46*4882a593Smuzhiyun return pci_irq[virq];
47*4882a593Smuzhiyun }
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun /* Do platform specific device initialization at pci_enable_device() time */
pcibios_plat_dev_init(struct pci_dev * dev)50*4882a593Smuzhiyun int pcibios_plat_dev_init(struct pci_dev *dev)
51*4882a593Smuzhiyun {
52*4882a593Smuzhiyun return 0;
53*4882a593Smuzhiyun }
54*4882a593Smuzhiyun
malta_piix_func3_base_fixup(struct pci_dev * dev)55*4882a593Smuzhiyun static void malta_piix_func3_base_fixup(struct pci_dev *dev)
56*4882a593Smuzhiyun {
57*4882a593Smuzhiyun /* Set a sane PM I/O base address */
58*4882a593Smuzhiyun pci_write_config_word(dev, PIIX4_FUNC3_PMBA, 0x1000);
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun /* Enable access to the PM I/O region */
61*4882a593Smuzhiyun pci_write_config_byte(dev, PIIX4_FUNC3_PMREGMISC,
62*4882a593Smuzhiyun PIIX4_FUNC3_PMREGMISC_EN);
63*4882a593Smuzhiyun }
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371AB_3,
66*4882a593Smuzhiyun malta_piix_func3_base_fixup);
67*4882a593Smuzhiyun
malta_piix_func0_fixup(struct pci_dev * pdev)68*4882a593Smuzhiyun static void malta_piix_func0_fixup(struct pci_dev *pdev)
69*4882a593Smuzhiyun {
70*4882a593Smuzhiyun unsigned char reg_val;
71*4882a593Smuzhiyun u32 reg_val32;
72*4882a593Smuzhiyun u16 reg_val16;
73*4882a593Smuzhiyun /* PIIX PIRQC[A:D] irq mappings */
74*4882a593Smuzhiyun static int piixirqmap[PIIX4_FUNC0_PIRQRC_IRQ_ROUTING_MAX] = {
75*4882a593Smuzhiyun 0, 0, 0, 3,
76*4882a593Smuzhiyun 4, 5, 6, 7,
77*4882a593Smuzhiyun 0, 9, 10, 11,
78*4882a593Smuzhiyun 12, 0, 14, 15
79*4882a593Smuzhiyun };
80*4882a593Smuzhiyun int i;
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun /* Interrogate PIIX4 to get PCI IRQ mapping */
83*4882a593Smuzhiyun for (i = 0; i <= 3; i++) {
84*4882a593Smuzhiyun pci_read_config_byte(pdev, PIIX4_FUNC0_PIRQRC+i, ®_val);
85*4882a593Smuzhiyun if (reg_val & PIIX4_FUNC0_PIRQRC_IRQ_ROUTING_DISABLE)
86*4882a593Smuzhiyun pci_irq[PCIA+i] = 0; /* Disabled */
87*4882a593Smuzhiyun else
88*4882a593Smuzhiyun pci_irq[PCIA+i] = piixirqmap[reg_val &
89*4882a593Smuzhiyun PIIX4_FUNC0_PIRQRC_IRQ_ROUTING_MASK];
90*4882a593Smuzhiyun }
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun /* Done by YAMON 2.00 onwards */
93*4882a593Smuzhiyun if (PCI_SLOT(pdev->devfn) == 10) {
94*4882a593Smuzhiyun /*
95*4882a593Smuzhiyun * Set top of main memory accessible by ISA or DMA
96*4882a593Smuzhiyun * devices to 16 Mb.
97*4882a593Smuzhiyun */
98*4882a593Smuzhiyun pci_read_config_byte(pdev, PIIX4_FUNC0_TOM, ®_val);
99*4882a593Smuzhiyun pci_write_config_byte(pdev, PIIX4_FUNC0_TOM, reg_val |
100*4882a593Smuzhiyun PIIX4_FUNC0_TOM_TOP_OF_MEMORY_MASK);
101*4882a593Smuzhiyun }
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun /* Mux SERIRQ to its pin */
104*4882a593Smuzhiyun pci_read_config_dword(pdev, PIIX4_FUNC0_GENCFG, ®_val32);
105*4882a593Smuzhiyun pci_write_config_dword(pdev, PIIX4_FUNC0_GENCFG,
106*4882a593Smuzhiyun reg_val32 | PIIX4_FUNC0_GENCFG_SERIRQ);
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun /* Enable SERIRQ */
109*4882a593Smuzhiyun pci_read_config_byte(pdev, PIIX4_FUNC0_SERIRQC, ®_val);
110*4882a593Smuzhiyun reg_val |= PIIX4_FUNC0_SERIRQC_EN | PIIX4_FUNC0_SERIRQC_CONT;
111*4882a593Smuzhiyun pci_write_config_byte(pdev, PIIX4_FUNC0_SERIRQC, reg_val);
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun /* Enable response to special cycles */
114*4882a593Smuzhiyun pci_read_config_word(pdev, PCI_COMMAND, ®_val16);
115*4882a593Smuzhiyun pci_write_config_word(pdev, PCI_COMMAND,
116*4882a593Smuzhiyun reg_val16 | PCI_COMMAND_SPECIAL);
117*4882a593Smuzhiyun }
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371AB_0,
120*4882a593Smuzhiyun malta_piix_func0_fixup);
121*4882a593Smuzhiyun
malta_piix_func1_fixup(struct pci_dev * pdev)122*4882a593Smuzhiyun static void malta_piix_func1_fixup(struct pci_dev *pdev)
123*4882a593Smuzhiyun {
124*4882a593Smuzhiyun unsigned char reg_val;
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun /* Done by YAMON 2.02 onwards */
127*4882a593Smuzhiyun if (PCI_SLOT(pdev->devfn) == 10) {
128*4882a593Smuzhiyun /*
129*4882a593Smuzhiyun * IDE Decode enable.
130*4882a593Smuzhiyun */
131*4882a593Smuzhiyun pci_read_config_byte(pdev, PIIX4_FUNC1_IDETIM_PRIMARY_HI,
132*4882a593Smuzhiyun ®_val);
133*4882a593Smuzhiyun pci_write_config_byte(pdev, PIIX4_FUNC1_IDETIM_PRIMARY_HI,
134*4882a593Smuzhiyun reg_val|PIIX4_FUNC1_IDETIM_PRIMARY_HI_IDE_DECODE_EN);
135*4882a593Smuzhiyun pci_read_config_byte(pdev, PIIX4_FUNC1_IDETIM_SECONDARY_HI,
136*4882a593Smuzhiyun ®_val);
137*4882a593Smuzhiyun pci_write_config_byte(pdev, PIIX4_FUNC1_IDETIM_SECONDARY_HI,
138*4882a593Smuzhiyun reg_val|PIIX4_FUNC1_IDETIM_SECONDARY_HI_IDE_DECODE_EN);
139*4882a593Smuzhiyun }
140*4882a593Smuzhiyun }
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371AB,
143*4882a593Smuzhiyun malta_piix_func1_fixup);
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun /* Enable PCI 2.1 compatibility in PIIX4 */
quirk_dlcsetup(struct pci_dev * dev)146*4882a593Smuzhiyun static void quirk_dlcsetup(struct pci_dev *dev)
147*4882a593Smuzhiyun {
148*4882a593Smuzhiyun u8 odlc, ndlc;
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun (void) pci_read_config_byte(dev, PIIX4_FUNC0_DLC, &odlc);
151*4882a593Smuzhiyun /* Enable passive releases and delayed transaction */
152*4882a593Smuzhiyun ndlc = odlc | PIIX4_FUNC0_DLC_USBPR_EN |
153*4882a593Smuzhiyun PIIX4_FUNC0_DLC_PASSIVE_RELEASE_EN |
154*4882a593Smuzhiyun PIIX4_FUNC0_DLC_DELAYED_TRANSACTION_EN;
155*4882a593Smuzhiyun (void) pci_write_config_byte(dev, PIIX4_FUNC0_DLC, ndlc);
156*4882a593Smuzhiyun }
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371AB_0,
159*4882a593Smuzhiyun quirk_dlcsetup);
160