1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (c) 2003-2014 Broadcom Corporation
3*4882a593Smuzhiyun * All Rights Reserved
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * This software is available to you under a choice of one of two
6*4882a593Smuzhiyun * licenses. You may choose to be licensed under the terms of the GNU
7*4882a593Smuzhiyun * General Public License (GPL) Version 2, available from the file
8*4882a593Smuzhiyun * COPYING in the main directory of this source tree, or the Broadcom
9*4882a593Smuzhiyun * license below:
10*4882a593Smuzhiyun *
11*4882a593Smuzhiyun * Redistribution and use in source and binary forms, with or without
12*4882a593Smuzhiyun * modification, are permitted provided that the following conditions
13*4882a593Smuzhiyun * are met:
14*4882a593Smuzhiyun *
15*4882a593Smuzhiyun * 1. Redistributions of source code must retain the above copyright
16*4882a593Smuzhiyun * notice, this list of conditions and the following disclaimer.
17*4882a593Smuzhiyun * 2. Redistributions in binary form must reproduce the above copyright
18*4882a593Smuzhiyun * notice, this list of conditions and the following disclaimer in
19*4882a593Smuzhiyun * the documentation and/or other materials provided with the
20*4882a593Smuzhiyun * distribution.
21*4882a593Smuzhiyun *
22*4882a593Smuzhiyun * THIS SOFTWARE IS PROVIDED BY BROADCOM ``AS IS'' AND ANY EXPRESS OR
23*4882a593Smuzhiyun * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
24*4882a593Smuzhiyun * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
25*4882a593Smuzhiyun * ARE DISCLAIMED. IN NO EVENT SHALL BROADCOM OR CONTRIBUTORS BE LIABLE
26*4882a593Smuzhiyun * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
27*4882a593Smuzhiyun * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
28*4882a593Smuzhiyun * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR
29*4882a593Smuzhiyun * BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
30*4882a593Smuzhiyun * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE
31*4882a593Smuzhiyun * OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN
32*4882a593Smuzhiyun * IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
33*4882a593Smuzhiyun */
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun #include <linux/dma-mapping.h>
36*4882a593Smuzhiyun #include <linux/kernel.h>
37*4882a593Smuzhiyun #include <linux/delay.h>
38*4882a593Smuzhiyun #include <linux/init.h>
39*4882a593Smuzhiyun #include <linux/pci.h>
40*4882a593Smuzhiyun #include <linux/irq.h>
41*4882a593Smuzhiyun #include <linux/bitops.h>
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun #include <asm/cpu.h>
44*4882a593Smuzhiyun #include <asm/mipsregs.h>
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun #include <asm/netlogic/haldefs.h>
47*4882a593Smuzhiyun #include <asm/netlogic/xlp-hal/xlp.h>
48*4882a593Smuzhiyun #include <asm/netlogic/common.h>
49*4882a593Smuzhiyun #include <asm/netlogic/xlp-hal/iomap.h>
50*4882a593Smuzhiyun #include <asm/netlogic/mips-extns.h>
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun #define SATA_CTL 0x0
53*4882a593Smuzhiyun #define SATA_STATUS 0x1 /* Status Reg */
54*4882a593Smuzhiyun #define SATA_INT 0x2 /* Interrupt Reg */
55*4882a593Smuzhiyun #define SATA_INT_MASK 0x3 /* Interrupt Mask Reg */
56*4882a593Smuzhiyun #define SATA_CR_REG_TIMER 0x4 /* PHY Conrol Timer Reg */
57*4882a593Smuzhiyun #define SATA_CORE_ID 0x5 /* Core ID Reg */
58*4882a593Smuzhiyun #define SATA_AXI_SLAVE_OPT1 0x6 /* AXI Slave Options Reg */
59*4882a593Smuzhiyun #define SATA_PHY_LOS_LEV 0x7 /* PHY LOS Level Reg */
60*4882a593Smuzhiyun #define SATA_PHY_MULTI 0x8 /* PHY Multiplier Reg */
61*4882a593Smuzhiyun #define SATA_PHY_CLK_SEL 0x9 /* Clock Select Reg */
62*4882a593Smuzhiyun #define SATA_PHY_AMP1_GEN1 0xa /* PHY Transmit Amplitude Reg 1 */
63*4882a593Smuzhiyun #define SATA_PHY_AMP1_GEN2 0xb /* PHY Transmit Amplitude Reg 2 */
64*4882a593Smuzhiyun #define SATA_PHY_AMP1_GEN3 0xc /* PHY Transmit Amplitude Reg 3 */
65*4882a593Smuzhiyun #define SATA_PHY_PRE1 0xd /* PHY Transmit Preemphasis Reg 1 */
66*4882a593Smuzhiyun #define SATA_PHY_PRE2 0xe /* PHY Transmit Preemphasis Reg 2 */
67*4882a593Smuzhiyun #define SATA_PHY_PRE3 0xf /* PHY Transmit Preemphasis Reg 3 */
68*4882a593Smuzhiyun #define SATA_SPDMODE 0x10 /* Speed Mode Reg */
69*4882a593Smuzhiyun #define SATA_REFCLK 0x11 /* Reference Clock Control Reg */
70*4882a593Smuzhiyun #define SATA_BYTE_SWAP_DIS 0x12 /* byte swap disable */
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun /*SATA_CTL Bits */
73*4882a593Smuzhiyun #define SATA_RST_N BIT(0)
74*4882a593Smuzhiyun #define PHY0_RESET_N BIT(16)
75*4882a593Smuzhiyun #define PHY1_RESET_N BIT(17)
76*4882a593Smuzhiyun #define PHY2_RESET_N BIT(18)
77*4882a593Smuzhiyun #define PHY3_RESET_N BIT(19)
78*4882a593Smuzhiyun #define M_CSYSREQ BIT(2)
79*4882a593Smuzhiyun #define S_CSYSREQ BIT(3)
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun /*SATA_STATUS Bits */
82*4882a593Smuzhiyun #define P0_PHY_READY BIT(4)
83*4882a593Smuzhiyun #define P1_PHY_READY BIT(5)
84*4882a593Smuzhiyun #define P2_PHY_READY BIT(6)
85*4882a593Smuzhiyun #define P3_PHY_READY BIT(7)
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun #define nlm_read_sata_reg(b, r) nlm_read_reg(b, r)
88*4882a593Smuzhiyun #define nlm_write_sata_reg(b, r, v) nlm_write_reg(b, r, v)
89*4882a593Smuzhiyun #define nlm_get_sata_pcibase(node) \
90*4882a593Smuzhiyun nlm_pcicfg_base(XLP_IO_SATA_OFFSET(node))
91*4882a593Smuzhiyun /* SATA device specific configuration registers are starts at 0x900 offset */
92*4882a593Smuzhiyun #define nlm_get_sata_regbase(node) \
93*4882a593Smuzhiyun (nlm_get_sata_pcibase(node) + 0x900)
94*4882a593Smuzhiyun
sata_clear_glue_reg(uint64_t regbase,uint32_t off,uint32_t bit)95*4882a593Smuzhiyun static void sata_clear_glue_reg(uint64_t regbase, uint32_t off, uint32_t bit)
96*4882a593Smuzhiyun {
97*4882a593Smuzhiyun uint32_t reg_val;
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun reg_val = nlm_read_sata_reg(regbase, off);
100*4882a593Smuzhiyun nlm_write_sata_reg(regbase, off, (reg_val & ~bit));
101*4882a593Smuzhiyun }
102*4882a593Smuzhiyun
sata_set_glue_reg(uint64_t regbase,uint32_t off,uint32_t bit)103*4882a593Smuzhiyun static void sata_set_glue_reg(uint64_t regbase, uint32_t off, uint32_t bit)
104*4882a593Smuzhiyun {
105*4882a593Smuzhiyun uint32_t reg_val;
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun reg_val = nlm_read_sata_reg(regbase, off);
108*4882a593Smuzhiyun nlm_write_sata_reg(regbase, off, (reg_val | bit));
109*4882a593Smuzhiyun }
110*4882a593Smuzhiyun
nlm_sata_firmware_init(int node)111*4882a593Smuzhiyun static void nlm_sata_firmware_init(int node)
112*4882a593Smuzhiyun {
113*4882a593Smuzhiyun uint32_t reg_val;
114*4882a593Smuzhiyun uint64_t regbase;
115*4882a593Smuzhiyun int i;
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun pr_info("XLP AHCI Initialization started.\n");
118*4882a593Smuzhiyun regbase = nlm_get_sata_regbase(node);
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun /* Reset SATA */
121*4882a593Smuzhiyun sata_clear_glue_reg(regbase, SATA_CTL, SATA_RST_N);
122*4882a593Smuzhiyun /* Reset PHY */
123*4882a593Smuzhiyun sata_clear_glue_reg(regbase, SATA_CTL,
124*4882a593Smuzhiyun (PHY3_RESET_N | PHY2_RESET_N
125*4882a593Smuzhiyun | PHY1_RESET_N | PHY0_RESET_N));
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun /* Set SATA */
128*4882a593Smuzhiyun sata_set_glue_reg(regbase, SATA_CTL, SATA_RST_N);
129*4882a593Smuzhiyun /* Set PHY */
130*4882a593Smuzhiyun sata_set_glue_reg(regbase, SATA_CTL,
131*4882a593Smuzhiyun (PHY3_RESET_N | PHY2_RESET_N
132*4882a593Smuzhiyun | PHY1_RESET_N | PHY0_RESET_N));
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun pr_debug("Waiting for PHYs to come up.\n");
135*4882a593Smuzhiyun i = 0;
136*4882a593Smuzhiyun do {
137*4882a593Smuzhiyun reg_val = nlm_read_sata_reg(regbase, SATA_STATUS);
138*4882a593Smuzhiyun i++;
139*4882a593Smuzhiyun } while (((reg_val & 0xF0) != 0xF0) && (i < 10000));
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun for (i = 0; i < 4; i++) {
142*4882a593Smuzhiyun if (reg_val & (P0_PHY_READY << i))
143*4882a593Smuzhiyun pr_info("PHY%d is up.\n", i);
144*4882a593Smuzhiyun else
145*4882a593Smuzhiyun pr_info("PHY%d is down.\n", i);
146*4882a593Smuzhiyun }
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun pr_info("XLP AHCI init done.\n");
149*4882a593Smuzhiyun }
150*4882a593Smuzhiyun
nlm_ahci_init(void)151*4882a593Smuzhiyun static int __init nlm_ahci_init(void)
152*4882a593Smuzhiyun {
153*4882a593Smuzhiyun int node = 0;
154*4882a593Smuzhiyun int chip = read_c0_prid() & PRID_IMP_MASK;
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun if (chip == PRID_IMP_NETLOGIC_XLP3XX)
157*4882a593Smuzhiyun nlm_sata_firmware_init(node);
158*4882a593Smuzhiyun return 0;
159*4882a593Smuzhiyun }
160*4882a593Smuzhiyun
nlm_sata_intr_ack(struct irq_data * data)161*4882a593Smuzhiyun static void nlm_sata_intr_ack(struct irq_data *data)
162*4882a593Smuzhiyun {
163*4882a593Smuzhiyun uint32_t val = 0;
164*4882a593Smuzhiyun uint64_t regbase;
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun regbase = nlm_get_sata_regbase(nlm_nodeid());
167*4882a593Smuzhiyun val = nlm_read_sata_reg(regbase, SATA_INT);
168*4882a593Smuzhiyun sata_set_glue_reg(regbase, SATA_INT, val);
169*4882a593Smuzhiyun }
170*4882a593Smuzhiyun
nlm_sata_fixup_bar(struct pci_dev * dev)171*4882a593Smuzhiyun static void nlm_sata_fixup_bar(struct pci_dev *dev)
172*4882a593Smuzhiyun {
173*4882a593Smuzhiyun /*
174*4882a593Smuzhiyun * The AHCI resource is in BAR 0, move it to
175*4882a593Smuzhiyun * BAR 5, where it is expected
176*4882a593Smuzhiyun */
177*4882a593Smuzhiyun dev->resource[5] = dev->resource[0];
178*4882a593Smuzhiyun memset(&dev->resource[0], 0, sizeof(dev->resource[0]));
179*4882a593Smuzhiyun }
180*4882a593Smuzhiyun
nlm_sata_fixup_final(struct pci_dev * dev)181*4882a593Smuzhiyun static void nlm_sata_fixup_final(struct pci_dev *dev)
182*4882a593Smuzhiyun {
183*4882a593Smuzhiyun uint32_t val;
184*4882a593Smuzhiyun uint64_t regbase;
185*4882a593Smuzhiyun int node = 0; /* XLP3XX does not support multi-node */
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun regbase = nlm_get_sata_regbase(node);
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun /* clear pending interrupts and then enable them */
190*4882a593Smuzhiyun val = nlm_read_sata_reg(regbase, SATA_INT);
191*4882a593Smuzhiyun sata_set_glue_reg(regbase, SATA_INT, val);
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun /* Mask the core interrupt. If all the interrupts
194*4882a593Smuzhiyun * are enabled there are spurious interrupt flow
195*4882a593Smuzhiyun * happening, to avoid only enable core interrupt
196*4882a593Smuzhiyun * mask.
197*4882a593Smuzhiyun */
198*4882a593Smuzhiyun sata_set_glue_reg(regbase, SATA_INT_MASK, 0x1);
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun dev->irq = PIC_SATA_IRQ;
201*4882a593Smuzhiyun nlm_set_pic_extra_ack(node, PIC_SATA_IRQ, nlm_sata_intr_ack);
202*4882a593Smuzhiyun }
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun arch_initcall(nlm_ahci_init);
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_NETLOGIC, PCI_DEVICE_ID_NLM_SATA,
207*4882a593Smuzhiyun nlm_sata_fixup_bar);
208*4882a593Smuzhiyun DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_NETLOGIC, PCI_DEVICE_ID_NLM_SATA,
209*4882a593Smuzhiyun nlm_sata_fixup_final);
210