1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Carsten Langgaard, carstenl@mips.com
4*4882a593Smuzhiyun * Copyright (C) 2000 MIPS Technologies, Inc. All rights reserved.
5*4882a593Smuzhiyun * Copyright (C) 2008 Dmitri Vorobiev
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun #include <linux/cpu.h>
8*4882a593Smuzhiyun #include <linux/init.h>
9*4882a593Smuzhiyun #include <linux/sched.h>
10*4882a593Smuzhiyun #include <linux/ioport.h>
11*4882a593Smuzhiyun #include <linux/irq.h>
12*4882a593Smuzhiyun #include <linux/of_fdt.h>
13*4882a593Smuzhiyun #include <linux/pci.h>
14*4882a593Smuzhiyun #include <linux/screen_info.h>
15*4882a593Smuzhiyun #include <linux/time.h>
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun #include <asm/dma-coherence.h>
18*4882a593Smuzhiyun #include <asm/fw/fw.h>
19*4882a593Smuzhiyun #include <asm/mips-cps.h>
20*4882a593Smuzhiyun #include <asm/mips-boards/generic.h>
21*4882a593Smuzhiyun #include <asm/mips-boards/malta.h>
22*4882a593Smuzhiyun #include <asm/mips-boards/maltaint.h>
23*4882a593Smuzhiyun #include <asm/dma.h>
24*4882a593Smuzhiyun #include <asm/prom.h>
25*4882a593Smuzhiyun #include <asm/traps.h>
26*4882a593Smuzhiyun #ifdef CONFIG_VT
27*4882a593Smuzhiyun #include <linux/console.h>
28*4882a593Smuzhiyun #endif
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun #define ROCIT_CONFIG_GEN0 0x1f403000
31*4882a593Smuzhiyun #define ROCIT_CONFIG_GEN0_PCI_IOCU BIT(7)
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun static struct resource standard_io_resources[] = {
34*4882a593Smuzhiyun {
35*4882a593Smuzhiyun .name = "dma1",
36*4882a593Smuzhiyun .start = 0x00,
37*4882a593Smuzhiyun .end = 0x1f,
38*4882a593Smuzhiyun .flags = IORESOURCE_IO | IORESOURCE_BUSY
39*4882a593Smuzhiyun },
40*4882a593Smuzhiyun {
41*4882a593Smuzhiyun .name = "timer",
42*4882a593Smuzhiyun .start = 0x40,
43*4882a593Smuzhiyun .end = 0x5f,
44*4882a593Smuzhiyun .flags = IORESOURCE_IO | IORESOURCE_BUSY
45*4882a593Smuzhiyun },
46*4882a593Smuzhiyun {
47*4882a593Smuzhiyun .name = "keyboard",
48*4882a593Smuzhiyun .start = 0x60,
49*4882a593Smuzhiyun .end = 0x6f,
50*4882a593Smuzhiyun .flags = IORESOURCE_IO | IORESOURCE_BUSY
51*4882a593Smuzhiyun },
52*4882a593Smuzhiyun {
53*4882a593Smuzhiyun .name = "dma page reg",
54*4882a593Smuzhiyun .start = 0x80,
55*4882a593Smuzhiyun .end = 0x8f,
56*4882a593Smuzhiyun .flags = IORESOURCE_IO | IORESOURCE_BUSY
57*4882a593Smuzhiyun },
58*4882a593Smuzhiyun {
59*4882a593Smuzhiyun .name = "dma2",
60*4882a593Smuzhiyun .start = 0xc0,
61*4882a593Smuzhiyun .end = 0xdf,
62*4882a593Smuzhiyun .flags = IORESOURCE_IO | IORESOURCE_BUSY
63*4882a593Smuzhiyun },
64*4882a593Smuzhiyun };
65*4882a593Smuzhiyun
get_system_type(void)66*4882a593Smuzhiyun const char *get_system_type(void)
67*4882a593Smuzhiyun {
68*4882a593Smuzhiyun return "MIPS Malta";
69*4882a593Smuzhiyun }
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun #ifdef CONFIG_BLK_DEV_FD
fd_activate(void)72*4882a593Smuzhiyun static void __init fd_activate(void)
73*4882a593Smuzhiyun {
74*4882a593Smuzhiyun /*
75*4882a593Smuzhiyun * Activate Floppy Controller in the SMSC FDC37M817 Super I/O
76*4882a593Smuzhiyun * Controller.
77*4882a593Smuzhiyun * Done by YAMON 2.00 onwards
78*4882a593Smuzhiyun */
79*4882a593Smuzhiyun /* Entering config state. */
80*4882a593Smuzhiyun SMSC_WRITE(SMSC_CONFIG_ENTER, SMSC_CONFIG_REG);
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun /* Activate floppy controller. */
83*4882a593Smuzhiyun SMSC_WRITE(SMSC_CONFIG_DEVNUM, SMSC_CONFIG_REG);
84*4882a593Smuzhiyun SMSC_WRITE(SMSC_CONFIG_DEVNUM_FLOPPY, SMSC_DATA_REG);
85*4882a593Smuzhiyun SMSC_WRITE(SMSC_CONFIG_ACTIVATE, SMSC_CONFIG_REG);
86*4882a593Smuzhiyun SMSC_WRITE(SMSC_CONFIG_ACTIVATE_ENABLE, SMSC_DATA_REG);
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun /* Exit config state. */
89*4882a593Smuzhiyun SMSC_WRITE(SMSC_CONFIG_EXIT, SMSC_CONFIG_REG);
90*4882a593Smuzhiyun }
91*4882a593Smuzhiyun #endif
92*4882a593Smuzhiyun
plat_enable_iocoherency(void)93*4882a593Smuzhiyun static int __init plat_enable_iocoherency(void)
94*4882a593Smuzhiyun {
95*4882a593Smuzhiyun int supported = 0;
96*4882a593Smuzhiyun u32 cfg;
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun if (mips_revision_sconid == MIPS_REVISION_SCON_BONITO) {
99*4882a593Smuzhiyun if (BONITO_PCICACHECTRL & BONITO_PCICACHECTRL_CPUCOH_PRES) {
100*4882a593Smuzhiyun BONITO_PCICACHECTRL |= BONITO_PCICACHECTRL_CPUCOH_EN;
101*4882a593Smuzhiyun pr_info("Enabled Bonito CPU coherency\n");
102*4882a593Smuzhiyun supported = 1;
103*4882a593Smuzhiyun }
104*4882a593Smuzhiyun if (strstr(fw_getcmdline(), "iobcuncached")) {
105*4882a593Smuzhiyun BONITO_PCICACHECTRL &= ~BONITO_PCICACHECTRL_IOBCCOH_EN;
106*4882a593Smuzhiyun BONITO_PCIMEMBASECFG = BONITO_PCIMEMBASECFG &
107*4882a593Smuzhiyun ~(BONITO_PCIMEMBASECFG_MEMBASE0_CACHED |
108*4882a593Smuzhiyun BONITO_PCIMEMBASECFG_MEMBASE1_CACHED);
109*4882a593Smuzhiyun pr_info("Disabled Bonito IOBC coherency\n");
110*4882a593Smuzhiyun } else {
111*4882a593Smuzhiyun BONITO_PCICACHECTRL |= BONITO_PCICACHECTRL_IOBCCOH_EN;
112*4882a593Smuzhiyun BONITO_PCIMEMBASECFG |=
113*4882a593Smuzhiyun (BONITO_PCIMEMBASECFG_MEMBASE0_CACHED |
114*4882a593Smuzhiyun BONITO_PCIMEMBASECFG_MEMBASE1_CACHED);
115*4882a593Smuzhiyun pr_info("Enabled Bonito IOBC coherency\n");
116*4882a593Smuzhiyun }
117*4882a593Smuzhiyun } else if (mips_cps_numiocu(0) != 0) {
118*4882a593Smuzhiyun /* Nothing special needs to be done to enable coherency */
119*4882a593Smuzhiyun pr_info("CMP IOCU detected\n");
120*4882a593Smuzhiyun cfg = __raw_readl((u32 *)CKSEG1ADDR(ROCIT_CONFIG_GEN0));
121*4882a593Smuzhiyun if (!(cfg & ROCIT_CONFIG_GEN0_PCI_IOCU)) {
122*4882a593Smuzhiyun pr_crit("IOCU OPERATION DISABLED BY SWITCH - DEFAULTING TO SW IO COHERENCY\n");
123*4882a593Smuzhiyun return 0;
124*4882a593Smuzhiyun }
125*4882a593Smuzhiyun supported = 1;
126*4882a593Smuzhiyun }
127*4882a593Smuzhiyun hw_coherentio = supported;
128*4882a593Smuzhiyun return supported;
129*4882a593Smuzhiyun }
130*4882a593Smuzhiyun
plat_setup_iocoherency(void)131*4882a593Smuzhiyun static void __init plat_setup_iocoherency(void)
132*4882a593Smuzhiyun {
133*4882a593Smuzhiyun if (plat_enable_iocoherency()) {
134*4882a593Smuzhiyun if (coherentio == IO_COHERENCE_DISABLED)
135*4882a593Smuzhiyun pr_info("Hardware DMA cache coherency disabled\n");
136*4882a593Smuzhiyun else
137*4882a593Smuzhiyun pr_info("Hardware DMA cache coherency enabled\n");
138*4882a593Smuzhiyun } else {
139*4882a593Smuzhiyun if (coherentio == IO_COHERENCE_ENABLED)
140*4882a593Smuzhiyun pr_info("Hardware DMA cache coherency unsupported, but enabled from command line!\n");
141*4882a593Smuzhiyun else
142*4882a593Smuzhiyun pr_info("Software DMA cache coherency enabled\n");
143*4882a593Smuzhiyun }
144*4882a593Smuzhiyun }
145*4882a593Smuzhiyun
pci_clock_check(void)146*4882a593Smuzhiyun static void __init pci_clock_check(void)
147*4882a593Smuzhiyun {
148*4882a593Smuzhiyun unsigned int __iomem *jmpr_p =
149*4882a593Smuzhiyun (unsigned int *) ioremap(MALTA_JMPRS_REG, sizeof(unsigned int));
150*4882a593Smuzhiyun int jmpr = (__raw_readl(jmpr_p) >> 2) & 0x07;
151*4882a593Smuzhiyun static const int pciclocks[] __initconst = {
152*4882a593Smuzhiyun 33, 20, 25, 30, 12, 16, 37, 10
153*4882a593Smuzhiyun };
154*4882a593Smuzhiyun int pciclock = pciclocks[jmpr];
155*4882a593Smuzhiyun char *optptr, *argptr = fw_getcmdline();
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun /*
158*4882a593Smuzhiyun * If user passed a pci_clock= option, don't tack on another one
159*4882a593Smuzhiyun */
160*4882a593Smuzhiyun optptr = strstr(argptr, "pci_clock=");
161*4882a593Smuzhiyun if (optptr && (optptr == argptr || optptr[-1] == ' '))
162*4882a593Smuzhiyun return;
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun if (pciclock != 33) {
165*4882a593Smuzhiyun pr_warn("WARNING: PCI clock is %dMHz, setting pci_clock\n",
166*4882a593Smuzhiyun pciclock);
167*4882a593Smuzhiyun argptr += strlen(argptr);
168*4882a593Smuzhiyun sprintf(argptr, " pci_clock=%d", pciclock);
169*4882a593Smuzhiyun if (pciclock < 20 || pciclock > 66)
170*4882a593Smuzhiyun pr_warn("WARNING: IDE timing calculations will be "
171*4882a593Smuzhiyun "incorrect\n");
172*4882a593Smuzhiyun }
173*4882a593Smuzhiyun }
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun #if defined(CONFIG_VT) && defined(CONFIG_VGA_CONSOLE)
screen_info_setup(void)176*4882a593Smuzhiyun static void __init screen_info_setup(void)
177*4882a593Smuzhiyun {
178*4882a593Smuzhiyun screen_info = (struct screen_info) {
179*4882a593Smuzhiyun .orig_x = 0,
180*4882a593Smuzhiyun .orig_y = 25,
181*4882a593Smuzhiyun .ext_mem_k = 0,
182*4882a593Smuzhiyun .orig_video_page = 0,
183*4882a593Smuzhiyun .orig_video_mode = 0,
184*4882a593Smuzhiyun .orig_video_cols = 80,
185*4882a593Smuzhiyun .unused2 = 0,
186*4882a593Smuzhiyun .orig_video_ega_bx = 0,
187*4882a593Smuzhiyun .unused3 = 0,
188*4882a593Smuzhiyun .orig_video_lines = 25,
189*4882a593Smuzhiyun .orig_video_isVGA = VIDEO_TYPE_VGAC,
190*4882a593Smuzhiyun .orig_video_points = 16
191*4882a593Smuzhiyun };
192*4882a593Smuzhiyun }
193*4882a593Smuzhiyun #endif
194*4882a593Smuzhiyun
bonito_quirks_setup(void)195*4882a593Smuzhiyun static void __init bonito_quirks_setup(void)
196*4882a593Smuzhiyun {
197*4882a593Smuzhiyun char *argptr;
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun argptr = fw_getcmdline();
200*4882a593Smuzhiyun if (strstr(argptr, "debug")) {
201*4882a593Smuzhiyun BONITO_BONGENCFG |= BONITO_BONGENCFG_DEBUGMODE;
202*4882a593Smuzhiyun pr_info("Enabled Bonito debug mode\n");
203*4882a593Smuzhiyun } else
204*4882a593Smuzhiyun BONITO_BONGENCFG &= ~BONITO_BONGENCFG_DEBUGMODE;
205*4882a593Smuzhiyun }
206*4882a593Smuzhiyun
plat_get_fdt(void)207*4882a593Smuzhiyun void __init *plat_get_fdt(void)
208*4882a593Smuzhiyun {
209*4882a593Smuzhiyun return (void *)__dtb_start;
210*4882a593Smuzhiyun }
211*4882a593Smuzhiyun
plat_mem_setup(void)212*4882a593Smuzhiyun void __init plat_mem_setup(void)
213*4882a593Smuzhiyun {
214*4882a593Smuzhiyun unsigned int i;
215*4882a593Smuzhiyun void *fdt = plat_get_fdt();
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun fdt = malta_dt_shim(fdt);
218*4882a593Smuzhiyun __dt_setup_arch(fdt);
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun if (IS_ENABLED(CONFIG_EVA))
221*4882a593Smuzhiyun /* EVA has already been configured in mach-malta/kernel-init.h */
222*4882a593Smuzhiyun pr_info("Enhanced Virtual Addressing (EVA) activated\n");
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun mips_pcibios_init();
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun /* Request I/O space for devices used on the Malta board. */
227*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(standard_io_resources); i++)
228*4882a593Smuzhiyun request_resource(&ioport_resource, standard_io_resources+i);
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun /*
231*4882a593Smuzhiyun * Enable DMA channel 4 (cascade channel) in the PIIX4 south bridge.
232*4882a593Smuzhiyun */
233*4882a593Smuzhiyun enable_dma(4);
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun if (mips_revision_sconid == MIPS_REVISION_SCON_BONITO)
236*4882a593Smuzhiyun bonito_quirks_setup();
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun plat_setup_iocoherency();
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun pci_clock_check();
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun #ifdef CONFIG_BLK_DEV_FD
243*4882a593Smuzhiyun fd_activate();
244*4882a593Smuzhiyun #endif
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun #if defined(CONFIG_VT) && defined(CONFIG_VGA_CONSOLE)
247*4882a593Smuzhiyun screen_info_setup();
248*4882a593Smuzhiyun #endif
249*4882a593Smuzhiyun }
250