1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * This file is subject to the terms and conditions of the GNU General Public
3*4882a593Smuzhiyun * License. See the file "COPYING" in the main directory of this archive
4*4882a593Smuzhiyun * for more details.
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * PROM library initialisation code.
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * Copyright (C) 1999,2000,2004,2005,2012 MIPS Technologies, Inc.
9*4882a593Smuzhiyun * All rights reserved.
10*4882a593Smuzhiyun * Authors: Carsten Langgaard <carstenl@mips.com>
11*4882a593Smuzhiyun * Maciej W. Rozycki <macro@mips.com>
12*4882a593Smuzhiyun * Steven J. Hill <sjhill@mips.com>
13*4882a593Smuzhiyun */
14*4882a593Smuzhiyun #include <linux/init.h>
15*4882a593Smuzhiyun #include <linux/string.h>
16*4882a593Smuzhiyun #include <linux/kernel.h>
17*4882a593Smuzhiyun #include <linux/pci_regs.h>
18*4882a593Smuzhiyun #include <linux/serial_core.h>
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun #include <asm/cacheflush.h>
21*4882a593Smuzhiyun #include <asm/smp-ops.h>
22*4882a593Smuzhiyun #include <asm/traps.h>
23*4882a593Smuzhiyun #include <asm/fw/fw.h>
24*4882a593Smuzhiyun #include <asm/mips-cps.h>
25*4882a593Smuzhiyun #include <asm/mips-boards/generic.h>
26*4882a593Smuzhiyun #include <asm/mips-boards/malta.h>
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun static int mips_revision_corid;
29*4882a593Smuzhiyun int mips_revision_sconid;
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun /* Bonito64 system controller register base. */
32*4882a593Smuzhiyun unsigned long _pcictrl_bonito;
33*4882a593Smuzhiyun unsigned long _pcictrl_bonito_pcicfg;
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun /* GT64120 system controller register base */
36*4882a593Smuzhiyun unsigned long _pcictrl_gt64120;
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun /* MIPS System controller register base */
39*4882a593Smuzhiyun unsigned long _pcictrl_msc;
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun #ifdef CONFIG_SERIAL_8250_CONSOLE
console_config(void)42*4882a593Smuzhiyun static void __init console_config(void)
43*4882a593Smuzhiyun {
44*4882a593Smuzhiyun char console_string[40];
45*4882a593Smuzhiyun int baud = 0;
46*4882a593Smuzhiyun char parity = '\0', bits = '\0', flow = '\0';
47*4882a593Smuzhiyun char *s;
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun s = fw_getenv("modetty0");
50*4882a593Smuzhiyun if (s) {
51*4882a593Smuzhiyun while (*s >= '0' && *s <= '9')
52*4882a593Smuzhiyun baud = baud*10 + *s++ - '0';
53*4882a593Smuzhiyun if (*s == ',')
54*4882a593Smuzhiyun s++;
55*4882a593Smuzhiyun if (*s)
56*4882a593Smuzhiyun parity = *s++;
57*4882a593Smuzhiyun if (*s == ',')
58*4882a593Smuzhiyun s++;
59*4882a593Smuzhiyun if (*s)
60*4882a593Smuzhiyun bits = *s++;
61*4882a593Smuzhiyun if (*s == ',')
62*4882a593Smuzhiyun s++;
63*4882a593Smuzhiyun if (*s == 'h')
64*4882a593Smuzhiyun flow = 'r';
65*4882a593Smuzhiyun }
66*4882a593Smuzhiyun if (baud == 0)
67*4882a593Smuzhiyun baud = 38400;
68*4882a593Smuzhiyun if (parity != 'n' && parity != 'o' && parity != 'e')
69*4882a593Smuzhiyun parity = 'n';
70*4882a593Smuzhiyun if (bits != '7' && bits != '8')
71*4882a593Smuzhiyun bits = '8';
72*4882a593Smuzhiyun if (flow == '\0')
73*4882a593Smuzhiyun flow = 'r';
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun if ((strstr(fw_getcmdline(), "earlycon=")) == NULL) {
76*4882a593Smuzhiyun sprintf(console_string, "uart8250,io,0x3f8,%d%c%c", baud,
77*4882a593Smuzhiyun parity, bits);
78*4882a593Smuzhiyun setup_earlycon(console_string);
79*4882a593Smuzhiyun }
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun if ((strstr(fw_getcmdline(), "console=")) == NULL) {
82*4882a593Smuzhiyun sprintf(console_string, " console=ttyS0,%d%c%c%c", baud,
83*4882a593Smuzhiyun parity, bits, flow);
84*4882a593Smuzhiyun strcat(fw_getcmdline(), console_string);
85*4882a593Smuzhiyun pr_info("Config serial console:%s\n", console_string);
86*4882a593Smuzhiyun }
87*4882a593Smuzhiyun }
88*4882a593Smuzhiyun #endif
89*4882a593Smuzhiyun
mips_nmi_setup(void)90*4882a593Smuzhiyun static void __init mips_nmi_setup(void)
91*4882a593Smuzhiyun {
92*4882a593Smuzhiyun void *base;
93*4882a593Smuzhiyun extern char except_vec_nmi[];
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun base = cpu_has_veic ?
96*4882a593Smuzhiyun (void *)(CAC_BASE + 0xa80) :
97*4882a593Smuzhiyun (void *)(CAC_BASE + 0x380);
98*4882a593Smuzhiyun memcpy(base, except_vec_nmi, 0x80);
99*4882a593Smuzhiyun flush_icache_range((unsigned long)base, (unsigned long)base + 0x80);
100*4882a593Smuzhiyun }
101*4882a593Smuzhiyun
mips_ejtag_setup(void)102*4882a593Smuzhiyun static void __init mips_ejtag_setup(void)
103*4882a593Smuzhiyun {
104*4882a593Smuzhiyun void *base;
105*4882a593Smuzhiyun extern char except_vec_ejtag_debug[];
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun base = cpu_has_veic ?
108*4882a593Smuzhiyun (void *)(CAC_BASE + 0xa00) :
109*4882a593Smuzhiyun (void *)(CAC_BASE + 0x300);
110*4882a593Smuzhiyun memcpy(base, except_vec_ejtag_debug, 0x80);
111*4882a593Smuzhiyun flush_icache_range((unsigned long)base, (unsigned long)base + 0x80);
112*4882a593Smuzhiyun }
113*4882a593Smuzhiyun
mips_cpc_default_phys_base(void)114*4882a593Smuzhiyun phys_addr_t mips_cpc_default_phys_base(void)
115*4882a593Smuzhiyun {
116*4882a593Smuzhiyun return CPC_BASE_ADDR;
117*4882a593Smuzhiyun }
118*4882a593Smuzhiyun
prom_init(void)119*4882a593Smuzhiyun void __init prom_init(void)
120*4882a593Smuzhiyun {
121*4882a593Smuzhiyun /*
122*4882a593Smuzhiyun * early setup of _pcictrl_bonito so that we can determine
123*4882a593Smuzhiyun * the system controller on a CORE_EMUL board
124*4882a593Smuzhiyun */
125*4882a593Smuzhiyun _pcictrl_bonito = (unsigned long)ioremap(BONITO_REG_BASE, BONITO_REG_SIZE);
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun mips_revision_corid = MIPS_REVISION_CORID;
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun if (mips_revision_corid == MIPS_REVISION_CORID_CORE_EMUL) {
130*4882a593Smuzhiyun if (BONITO_PCIDID == 0x0001df53 ||
131*4882a593Smuzhiyun BONITO_PCIDID == 0x0003df53)
132*4882a593Smuzhiyun mips_revision_corid = MIPS_REVISION_CORID_CORE_EMUL_BON;
133*4882a593Smuzhiyun else
134*4882a593Smuzhiyun mips_revision_corid = MIPS_REVISION_CORID_CORE_EMUL_MSC;
135*4882a593Smuzhiyun }
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun mips_revision_sconid = MIPS_REVISION_SCONID;
138*4882a593Smuzhiyun if (mips_revision_sconid == MIPS_REVISION_SCON_OTHER) {
139*4882a593Smuzhiyun switch (mips_revision_corid) {
140*4882a593Smuzhiyun case MIPS_REVISION_CORID_QED_RM5261:
141*4882a593Smuzhiyun case MIPS_REVISION_CORID_CORE_LV:
142*4882a593Smuzhiyun case MIPS_REVISION_CORID_CORE_FPGA:
143*4882a593Smuzhiyun case MIPS_REVISION_CORID_CORE_FPGAR2:
144*4882a593Smuzhiyun mips_revision_sconid = MIPS_REVISION_SCON_GT64120;
145*4882a593Smuzhiyun break;
146*4882a593Smuzhiyun case MIPS_REVISION_CORID_CORE_EMUL_BON:
147*4882a593Smuzhiyun case MIPS_REVISION_CORID_BONITO64:
148*4882a593Smuzhiyun case MIPS_REVISION_CORID_CORE_20K:
149*4882a593Smuzhiyun mips_revision_sconid = MIPS_REVISION_SCON_BONITO;
150*4882a593Smuzhiyun break;
151*4882a593Smuzhiyun case MIPS_REVISION_CORID_CORE_MSC:
152*4882a593Smuzhiyun case MIPS_REVISION_CORID_CORE_FPGA2:
153*4882a593Smuzhiyun case MIPS_REVISION_CORID_CORE_24K:
154*4882a593Smuzhiyun /*
155*4882a593Smuzhiyun * SOCit/ROCit support is essentially identical
156*4882a593Smuzhiyun * but make an attempt to distinguish them
157*4882a593Smuzhiyun */
158*4882a593Smuzhiyun mips_revision_sconid = MIPS_REVISION_SCON_SOCIT;
159*4882a593Smuzhiyun break;
160*4882a593Smuzhiyun case MIPS_REVISION_CORID_CORE_FPGA3:
161*4882a593Smuzhiyun case MIPS_REVISION_CORID_CORE_FPGA4:
162*4882a593Smuzhiyun case MIPS_REVISION_CORID_CORE_FPGA5:
163*4882a593Smuzhiyun case MIPS_REVISION_CORID_CORE_EMUL_MSC:
164*4882a593Smuzhiyun default:
165*4882a593Smuzhiyun /* See above */
166*4882a593Smuzhiyun mips_revision_sconid = MIPS_REVISION_SCON_ROCIT;
167*4882a593Smuzhiyun break;
168*4882a593Smuzhiyun }
169*4882a593Smuzhiyun }
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun switch (mips_revision_sconid) {
172*4882a593Smuzhiyun u32 start, map, mask, data;
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun case MIPS_REVISION_SCON_GT64120:
175*4882a593Smuzhiyun /*
176*4882a593Smuzhiyun * Setup the North bridge to do Master byte-lane swapping
177*4882a593Smuzhiyun * when running in bigendian.
178*4882a593Smuzhiyun */
179*4882a593Smuzhiyun _pcictrl_gt64120 = (unsigned long)ioremap(MIPS_GT_BASE, 0x2000);
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun #ifdef CONFIG_CPU_LITTLE_ENDIAN
182*4882a593Smuzhiyun GT_WRITE(GT_PCI0_CMD_OFS, GT_PCI0_CMD_MBYTESWAP_BIT |
183*4882a593Smuzhiyun GT_PCI0_CMD_SBYTESWAP_BIT);
184*4882a593Smuzhiyun #else
185*4882a593Smuzhiyun GT_WRITE(GT_PCI0_CMD_OFS, 0);
186*4882a593Smuzhiyun #endif
187*4882a593Smuzhiyun /* Fix up PCI I/O mapping if necessary (for Atlas). */
188*4882a593Smuzhiyun start = GT_READ(GT_PCI0IOLD_OFS);
189*4882a593Smuzhiyun map = GT_READ(GT_PCI0IOREMAP_OFS);
190*4882a593Smuzhiyun if ((start & map) != 0) {
191*4882a593Smuzhiyun map &= ~start;
192*4882a593Smuzhiyun GT_WRITE(GT_PCI0IOREMAP_OFS, map);
193*4882a593Smuzhiyun }
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun set_io_port_base(MALTA_GT_PORT_BASE);
196*4882a593Smuzhiyun break;
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun case MIPS_REVISION_SCON_BONITO:
199*4882a593Smuzhiyun _pcictrl_bonito_pcicfg = (unsigned long)ioremap(BONITO_PCICFG_BASE, BONITO_PCICFG_SIZE);
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun /*
202*4882a593Smuzhiyun * Disable Bonito IOBC.
203*4882a593Smuzhiyun */
204*4882a593Smuzhiyun BONITO_PCIMEMBASECFG = BONITO_PCIMEMBASECFG &
205*4882a593Smuzhiyun ~(BONITO_PCIMEMBASECFG_MEMBASE0_CACHED |
206*4882a593Smuzhiyun BONITO_PCIMEMBASECFG_MEMBASE1_CACHED);
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun /*
209*4882a593Smuzhiyun * Setup the North bridge to do Master byte-lane swapping
210*4882a593Smuzhiyun * when running in bigendian.
211*4882a593Smuzhiyun */
212*4882a593Smuzhiyun #ifdef CONFIG_CPU_LITTLE_ENDIAN
213*4882a593Smuzhiyun BONITO_BONGENCFG = BONITO_BONGENCFG &
214*4882a593Smuzhiyun ~(BONITO_BONGENCFG_MSTRBYTESWAP |
215*4882a593Smuzhiyun BONITO_BONGENCFG_BYTESWAP);
216*4882a593Smuzhiyun #else
217*4882a593Smuzhiyun BONITO_BONGENCFG = BONITO_BONGENCFG |
218*4882a593Smuzhiyun BONITO_BONGENCFG_MSTRBYTESWAP |
219*4882a593Smuzhiyun BONITO_BONGENCFG_BYTESWAP;
220*4882a593Smuzhiyun #endif
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun set_io_port_base(MALTA_BONITO_PORT_BASE);
223*4882a593Smuzhiyun break;
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun case MIPS_REVISION_SCON_SOCIT:
226*4882a593Smuzhiyun case MIPS_REVISION_SCON_ROCIT:
227*4882a593Smuzhiyun _pcictrl_msc = (unsigned long)ioremap(MIPS_MSC01_PCI_REG_BASE, 0x2000);
228*4882a593Smuzhiyun mips_pci_controller:
229*4882a593Smuzhiyun mb();
230*4882a593Smuzhiyun MSC_READ(MSC01_PCI_CFG, data);
231*4882a593Smuzhiyun MSC_WRITE(MSC01_PCI_CFG, data & ~MSC01_PCI_CFG_EN_BIT);
232*4882a593Smuzhiyun wmb();
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun /* Fix up lane swapping. */
235*4882a593Smuzhiyun #ifdef CONFIG_CPU_LITTLE_ENDIAN
236*4882a593Smuzhiyun MSC_WRITE(MSC01_PCI_SWAP, MSC01_PCI_SWAP_NOSWAP);
237*4882a593Smuzhiyun #else
238*4882a593Smuzhiyun MSC_WRITE(MSC01_PCI_SWAP,
239*4882a593Smuzhiyun MSC01_PCI_SWAP_BYTESWAP << MSC01_PCI_SWAP_IO_SHF |
240*4882a593Smuzhiyun MSC01_PCI_SWAP_BYTESWAP << MSC01_PCI_SWAP_MEM_SHF |
241*4882a593Smuzhiyun MSC01_PCI_SWAP_BYTESWAP << MSC01_PCI_SWAP_BAR0_SHF);
242*4882a593Smuzhiyun #endif
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun /*
245*4882a593Smuzhiyun * Setup the Malta max (2GB) memory for PCI DMA in host bridge
246*4882a593Smuzhiyun * in transparent addressing mode.
247*4882a593Smuzhiyun */
248*4882a593Smuzhiyun mask = PHYS_OFFSET | PCI_BASE_ADDRESS_MEM_PREFETCH;
249*4882a593Smuzhiyun MSC_WRITE(MSC01_PCI_BAR0, mask);
250*4882a593Smuzhiyun MSC_WRITE(MSC01_PCI_HEAD4, mask);
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun mask &= MSC01_PCI_BAR0_SIZE_MSK;
253*4882a593Smuzhiyun MSC_WRITE(MSC01_PCI_P2SCMSKL, mask);
254*4882a593Smuzhiyun MSC_WRITE(MSC01_PCI_P2SCMAPL, mask);
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun /* Don't handle target retries indefinitely. */
257*4882a593Smuzhiyun if ((data & MSC01_PCI_CFG_MAXRTRY_MSK) ==
258*4882a593Smuzhiyun MSC01_PCI_CFG_MAXRTRY_MSK)
259*4882a593Smuzhiyun data = (data & ~(MSC01_PCI_CFG_MAXRTRY_MSK <<
260*4882a593Smuzhiyun MSC01_PCI_CFG_MAXRTRY_SHF)) |
261*4882a593Smuzhiyun ((MSC01_PCI_CFG_MAXRTRY_MSK - 1) <<
262*4882a593Smuzhiyun MSC01_PCI_CFG_MAXRTRY_SHF);
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun wmb();
265*4882a593Smuzhiyun MSC_WRITE(MSC01_PCI_CFG, data);
266*4882a593Smuzhiyun mb();
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun set_io_port_base(MALTA_MSC_PORT_BASE);
269*4882a593Smuzhiyun break;
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun case MIPS_REVISION_SCON_SOCITSC:
272*4882a593Smuzhiyun case MIPS_REVISION_SCON_SOCITSCP:
273*4882a593Smuzhiyun _pcictrl_msc = (unsigned long)ioremap(MIPS_SOCITSC_PCI_REG_BASE, 0x2000);
274*4882a593Smuzhiyun goto mips_pci_controller;
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun default:
277*4882a593Smuzhiyun /* Unknown system controller */
278*4882a593Smuzhiyun while (1); /* We die here... */
279*4882a593Smuzhiyun }
280*4882a593Smuzhiyun board_nmi_handler_setup = mips_nmi_setup;
281*4882a593Smuzhiyun board_ejtag_handler_setup = mips_ejtag_setup;
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun fw_init_cmdline();
284*4882a593Smuzhiyun fw_meminit();
285*4882a593Smuzhiyun #ifdef CONFIG_SERIAL_8250_CONSOLE
286*4882a593Smuzhiyun console_config();
287*4882a593Smuzhiyun #endif
288*4882a593Smuzhiyun /* Early detection of CMP support */
289*4882a593Smuzhiyun mips_cpc_probe();
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun if (!register_cps_smp_ops())
292*4882a593Smuzhiyun return;
293*4882a593Smuzhiyun if (!register_cmp_smp_ops())
294*4882a593Smuzhiyun return;
295*4882a593Smuzhiyun if (!register_vsmp_smp_ops())
296*4882a593Smuzhiyun return;
297*4882a593Smuzhiyun register_up_smp_ops();
298*4882a593Smuzhiyun }
299