1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * sc-rm7k.c: RM7000 cache management functions.
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 1997, 2001, 2003, 2004 Ralf Baechle (ralf@linux-mips.org)
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #undef DEBUG
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #include <linux/kernel.h>
11*4882a593Smuzhiyun #include <linux/mm.h>
12*4882a593Smuzhiyun #include <linux/bitops.h>
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun #include <asm/addrspace.h>
15*4882a593Smuzhiyun #include <asm/bcache.h>
16*4882a593Smuzhiyun #include <asm/cacheops.h>
17*4882a593Smuzhiyun #include <asm/mipsregs.h>
18*4882a593Smuzhiyun #include <asm/processor.h>
19*4882a593Smuzhiyun #include <asm/sections.h>
20*4882a593Smuzhiyun #include <asm/cacheflush.h> /* for run_uncached() */
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun /* Primary cache parameters. */
23*4882a593Smuzhiyun #define sc_lsize 32
24*4882a593Smuzhiyun #define tc_pagesize (32*128)
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun /* Secondary cache parameters. */
27*4882a593Smuzhiyun #define scache_size (256*1024) /* Fixed to 256KiB on RM7000 */
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun /* Tertiary cache parameters */
30*4882a593Smuzhiyun #define tc_lsize 32
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun extern unsigned long icache_way_size, dcache_way_size;
33*4882a593Smuzhiyun static unsigned long tcache_size;
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun #include <asm/r4kcache.h>
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun static int rm7k_tcache_init;
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun /*
40*4882a593Smuzhiyun * Writeback and invalidate the primary cache dcache before DMA.
41*4882a593Smuzhiyun * (XXX These need to be fixed ...)
42*4882a593Smuzhiyun */
rm7k_sc_wback_inv(unsigned long addr,unsigned long size)43*4882a593Smuzhiyun static void rm7k_sc_wback_inv(unsigned long addr, unsigned long size)
44*4882a593Smuzhiyun {
45*4882a593Smuzhiyun unsigned long end, a;
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun pr_debug("rm7k_sc_wback_inv[%08lx,%08lx]", addr, size);
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun /* Catch bad driver code */
50*4882a593Smuzhiyun BUG_ON(size == 0);
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun blast_scache_range(addr, addr + size);
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun if (!rm7k_tcache_init)
55*4882a593Smuzhiyun return;
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun a = addr & ~(tc_pagesize - 1);
58*4882a593Smuzhiyun end = (addr + size - 1) & ~(tc_pagesize - 1);
59*4882a593Smuzhiyun while(1) {
60*4882a593Smuzhiyun invalidate_tcache_page(a); /* Page_Invalidate_T */
61*4882a593Smuzhiyun if (a == end)
62*4882a593Smuzhiyun break;
63*4882a593Smuzhiyun a += tc_pagesize;
64*4882a593Smuzhiyun }
65*4882a593Smuzhiyun }
66*4882a593Smuzhiyun
rm7k_sc_inv(unsigned long addr,unsigned long size)67*4882a593Smuzhiyun static void rm7k_sc_inv(unsigned long addr, unsigned long size)
68*4882a593Smuzhiyun {
69*4882a593Smuzhiyun unsigned long end, a;
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun pr_debug("rm7k_sc_inv[%08lx,%08lx]", addr, size);
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun /* Catch bad driver code */
74*4882a593Smuzhiyun BUG_ON(size == 0);
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun blast_inv_scache_range(addr, addr + size);
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun if (!rm7k_tcache_init)
79*4882a593Smuzhiyun return;
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun a = addr & ~(tc_pagesize - 1);
82*4882a593Smuzhiyun end = (addr + size - 1) & ~(tc_pagesize - 1);
83*4882a593Smuzhiyun while(1) {
84*4882a593Smuzhiyun invalidate_tcache_page(a); /* Page_Invalidate_T */
85*4882a593Smuzhiyun if (a == end)
86*4882a593Smuzhiyun break;
87*4882a593Smuzhiyun a += tc_pagesize;
88*4882a593Smuzhiyun }
89*4882a593Smuzhiyun }
90*4882a593Smuzhiyun
blast_rm7k_tcache(void)91*4882a593Smuzhiyun static void blast_rm7k_tcache(void)
92*4882a593Smuzhiyun {
93*4882a593Smuzhiyun unsigned long start = CKSEG0ADDR(0);
94*4882a593Smuzhiyun unsigned long end = start + tcache_size;
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun write_c0_taglo(0);
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun while (start < end) {
99*4882a593Smuzhiyun cache_op(Page_Invalidate_T, start);
100*4882a593Smuzhiyun start += tc_pagesize;
101*4882a593Smuzhiyun }
102*4882a593Smuzhiyun }
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun /*
105*4882a593Smuzhiyun * This function is executed in uncached address space.
106*4882a593Smuzhiyun */
__rm7k_tc_enable(void)107*4882a593Smuzhiyun static void __rm7k_tc_enable(void)
108*4882a593Smuzhiyun {
109*4882a593Smuzhiyun int i;
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun set_c0_config(RM7K_CONF_TE);
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun write_c0_taglo(0);
114*4882a593Smuzhiyun write_c0_taghi(0);
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun for (i = 0; i < tcache_size; i += tc_lsize)
117*4882a593Smuzhiyun cache_op(Index_Store_Tag_T, CKSEG0ADDR(i));
118*4882a593Smuzhiyun }
119*4882a593Smuzhiyun
rm7k_tc_enable(void)120*4882a593Smuzhiyun static void rm7k_tc_enable(void)
121*4882a593Smuzhiyun {
122*4882a593Smuzhiyun if (read_c0_config() & RM7K_CONF_TE)
123*4882a593Smuzhiyun return;
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun BUG_ON(tcache_size == 0);
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun run_uncached(__rm7k_tc_enable);
128*4882a593Smuzhiyun }
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun /*
131*4882a593Smuzhiyun * This function is executed in uncached address space.
132*4882a593Smuzhiyun */
__rm7k_sc_enable(void)133*4882a593Smuzhiyun static void __rm7k_sc_enable(void)
134*4882a593Smuzhiyun {
135*4882a593Smuzhiyun int i;
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun set_c0_config(RM7K_CONF_SE);
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun write_c0_taglo(0);
140*4882a593Smuzhiyun write_c0_taghi(0);
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun for (i = 0; i < scache_size; i += sc_lsize)
143*4882a593Smuzhiyun cache_op(Index_Store_Tag_SD, CKSEG0ADDR(i));
144*4882a593Smuzhiyun }
145*4882a593Smuzhiyun
rm7k_sc_enable(void)146*4882a593Smuzhiyun static void rm7k_sc_enable(void)
147*4882a593Smuzhiyun {
148*4882a593Smuzhiyun if (read_c0_config() & RM7K_CONF_SE)
149*4882a593Smuzhiyun return;
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun pr_info("Enabling secondary cache...\n");
152*4882a593Smuzhiyun run_uncached(__rm7k_sc_enable);
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun if (rm7k_tcache_init)
155*4882a593Smuzhiyun rm7k_tc_enable();
156*4882a593Smuzhiyun }
157*4882a593Smuzhiyun
rm7k_tc_disable(void)158*4882a593Smuzhiyun static void rm7k_tc_disable(void)
159*4882a593Smuzhiyun {
160*4882a593Smuzhiyun unsigned long flags;
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun local_irq_save(flags);
163*4882a593Smuzhiyun blast_rm7k_tcache();
164*4882a593Smuzhiyun clear_c0_config(RM7K_CONF_TE);
165*4882a593Smuzhiyun local_irq_restore(flags);
166*4882a593Smuzhiyun }
167*4882a593Smuzhiyun
rm7k_sc_disable(void)168*4882a593Smuzhiyun static void rm7k_sc_disable(void)
169*4882a593Smuzhiyun {
170*4882a593Smuzhiyun clear_c0_config(RM7K_CONF_SE);
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun if (rm7k_tcache_init)
173*4882a593Smuzhiyun rm7k_tc_disable();
174*4882a593Smuzhiyun }
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun static struct bcache_ops rm7k_sc_ops = {
177*4882a593Smuzhiyun .bc_enable = rm7k_sc_enable,
178*4882a593Smuzhiyun .bc_disable = rm7k_sc_disable,
179*4882a593Smuzhiyun .bc_wback_inv = rm7k_sc_wback_inv,
180*4882a593Smuzhiyun .bc_inv = rm7k_sc_inv
181*4882a593Smuzhiyun };
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun /*
184*4882a593Smuzhiyun * This is a probing function like the one found in c-r4k.c, we look for the
185*4882a593Smuzhiyun * wrap around point with different addresses.
186*4882a593Smuzhiyun */
__probe_tcache(void)187*4882a593Smuzhiyun static void __probe_tcache(void)
188*4882a593Smuzhiyun {
189*4882a593Smuzhiyun unsigned long flags, addr, begin, end, pow2;
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun begin = (unsigned long) &_stext;
192*4882a593Smuzhiyun begin &= ~((8 * 1024 * 1024) - 1);
193*4882a593Smuzhiyun end = begin + (8 * 1024 * 1024);
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun local_irq_save(flags);
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun set_c0_config(RM7K_CONF_TE);
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun /* Fill size-multiple lines with a valid tag */
200*4882a593Smuzhiyun pow2 = (256 * 1024);
201*4882a593Smuzhiyun for (addr = begin; addr <= end; addr = (begin + pow2)) {
202*4882a593Smuzhiyun unsigned long *p = (unsigned long *) addr;
203*4882a593Smuzhiyun __asm__ __volatile__("nop" : : "r" (*p));
204*4882a593Smuzhiyun pow2 <<= 1;
205*4882a593Smuzhiyun }
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun /* Load first line with a 0 tag, to check after */
208*4882a593Smuzhiyun write_c0_taglo(0);
209*4882a593Smuzhiyun write_c0_taghi(0);
210*4882a593Smuzhiyun cache_op(Index_Store_Tag_T, begin);
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun /* Look for the wrap-around */
213*4882a593Smuzhiyun pow2 = (512 * 1024);
214*4882a593Smuzhiyun for (addr = begin + (512 * 1024); addr <= end; addr = begin + pow2) {
215*4882a593Smuzhiyun cache_op(Index_Load_Tag_T, addr);
216*4882a593Smuzhiyun if (!read_c0_taglo())
217*4882a593Smuzhiyun break;
218*4882a593Smuzhiyun pow2 <<= 1;
219*4882a593Smuzhiyun }
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun addr -= begin;
222*4882a593Smuzhiyun tcache_size = addr;
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun clear_c0_config(RM7K_CONF_TE);
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun local_irq_restore(flags);
227*4882a593Smuzhiyun }
228*4882a593Smuzhiyun
rm7k_sc_init(void)229*4882a593Smuzhiyun void rm7k_sc_init(void)
230*4882a593Smuzhiyun {
231*4882a593Smuzhiyun struct cpuinfo_mips *c = ¤t_cpu_data;
232*4882a593Smuzhiyun unsigned int config = read_c0_config();
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun if ((config & RM7K_CONF_SC))
235*4882a593Smuzhiyun return;
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun c->scache.linesz = sc_lsize;
238*4882a593Smuzhiyun c->scache.ways = 4;
239*4882a593Smuzhiyun c->scache.waybit= __ffs(scache_size / c->scache.ways);
240*4882a593Smuzhiyun c->scache.waysize = scache_size / c->scache.ways;
241*4882a593Smuzhiyun c->scache.sets = scache_size / (c->scache.linesz * c->scache.ways);
242*4882a593Smuzhiyun printk(KERN_INFO "Secondary cache size %dK, linesize %d bytes.\n",
243*4882a593Smuzhiyun (scache_size >> 10), sc_lsize);
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun if (!(config & RM7K_CONF_SE))
246*4882a593Smuzhiyun rm7k_sc_enable();
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun bcops = &rm7k_sc_ops;
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun /*
251*4882a593Smuzhiyun * While we're at it let's deal with the tertiary cache.
252*4882a593Smuzhiyun */
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun rm7k_tcache_init = 0;
255*4882a593Smuzhiyun tcache_size = 0;
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun if (config & RM7K_CONF_TC)
258*4882a593Smuzhiyun return;
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun /*
261*4882a593Smuzhiyun * No efficient way to ask the hardware for the size of the tcache,
262*4882a593Smuzhiyun * so must probe for it.
263*4882a593Smuzhiyun */
264*4882a593Smuzhiyun run_uncached(__probe_tcache);
265*4882a593Smuzhiyun rm7k_tc_enable();
266*4882a593Smuzhiyun rm7k_tcache_init = 1;
267*4882a593Smuzhiyun c->tcache.linesz = tc_lsize;
268*4882a593Smuzhiyun c->tcache.ways = 1;
269*4882a593Smuzhiyun pr_info("Tertiary cache size %ldK.\n", (tcache_size >> 10));
270*4882a593Smuzhiyun }
271