1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * sc-ip22.c: Indy cache management functions.
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 1997, 2001 Ralf Baechle (ralf@gnu.org),
6*4882a593Smuzhiyun * derived from r4xx0.c by David S. Miller (davem@davemloft.net).
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun #include <linux/init.h>
9*4882a593Smuzhiyun #include <linux/kernel.h>
10*4882a593Smuzhiyun #include <linux/sched.h>
11*4882a593Smuzhiyun #include <linux/mm.h>
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun #include <asm/bcache.h>
14*4882a593Smuzhiyun #include <asm/page.h>
15*4882a593Smuzhiyun #include <asm/bootinfo.h>
16*4882a593Smuzhiyun #include <asm/sgi/ip22.h>
17*4882a593Smuzhiyun #include <asm/sgi/mc.h>
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun /* Secondary cache size in bytes, if present. */
20*4882a593Smuzhiyun static unsigned long scache_size;
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun #undef DEBUG_CACHE
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun #define SC_SIZE 0x00080000
25*4882a593Smuzhiyun #define SC_LINE 32
26*4882a593Smuzhiyun #define CI_MASK (SC_SIZE - SC_LINE)
27*4882a593Smuzhiyun #define SC_INDEX(n) ((n) & CI_MASK)
28*4882a593Smuzhiyun
indy_sc_wipe(unsigned long first,unsigned long last)29*4882a593Smuzhiyun static inline void indy_sc_wipe(unsigned long first, unsigned long last)
30*4882a593Smuzhiyun {
31*4882a593Smuzhiyun unsigned long tmp;
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun __asm__ __volatile__(
34*4882a593Smuzhiyun " .set push # indy_sc_wipe \n"
35*4882a593Smuzhiyun " .set noreorder \n"
36*4882a593Smuzhiyun " .set mips3 \n"
37*4882a593Smuzhiyun " .set noat \n"
38*4882a593Smuzhiyun " mfc0 %2, $12 \n"
39*4882a593Smuzhiyun " li $1, 0x80 # Go 64 bit \n"
40*4882a593Smuzhiyun " mtc0 $1, $12 \n"
41*4882a593Smuzhiyun " \n"
42*4882a593Smuzhiyun " # \n"
43*4882a593Smuzhiyun " # Open code a dli $1, 0x9000000080000000 \n"
44*4882a593Smuzhiyun " # \n"
45*4882a593Smuzhiyun " # Required because binutils 2.25 will happily accept \n"
46*4882a593Smuzhiyun " # 64 bit instructions in .set mips3 mode but puke on \n"
47*4882a593Smuzhiyun " # 64 bit constants when generating 32 bit ELF \n"
48*4882a593Smuzhiyun " # \n"
49*4882a593Smuzhiyun " lui $1,0x9000 \n"
50*4882a593Smuzhiyun " dsll $1,$1,0x10 \n"
51*4882a593Smuzhiyun " ori $1,$1,0x8000 \n"
52*4882a593Smuzhiyun " dsll $1,$1,0x10 \n"
53*4882a593Smuzhiyun " \n"
54*4882a593Smuzhiyun " or %0, $1 # first line to flush \n"
55*4882a593Smuzhiyun " or %1, $1 # last line to flush \n"
56*4882a593Smuzhiyun " .set at \n"
57*4882a593Smuzhiyun " \n"
58*4882a593Smuzhiyun "1: sw $0, 0(%0) \n"
59*4882a593Smuzhiyun " bne %0, %1, 1b \n"
60*4882a593Smuzhiyun " daddu %0, 32 \n"
61*4882a593Smuzhiyun " \n"
62*4882a593Smuzhiyun " mtc0 %2, $12 # Back to 32 bit \n"
63*4882a593Smuzhiyun " nop # pipeline hazard \n"
64*4882a593Smuzhiyun " nop \n"
65*4882a593Smuzhiyun " nop \n"
66*4882a593Smuzhiyun " nop \n"
67*4882a593Smuzhiyun " .set pop \n"
68*4882a593Smuzhiyun : "=r" (first), "=r" (last), "=&r" (tmp)
69*4882a593Smuzhiyun : "0" (first), "1" (last));
70*4882a593Smuzhiyun }
71*4882a593Smuzhiyun
indy_sc_wback_invalidate(unsigned long addr,unsigned long size)72*4882a593Smuzhiyun static void indy_sc_wback_invalidate(unsigned long addr, unsigned long size)
73*4882a593Smuzhiyun {
74*4882a593Smuzhiyun unsigned long first_line, last_line;
75*4882a593Smuzhiyun unsigned long flags;
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun #ifdef DEBUG_CACHE
78*4882a593Smuzhiyun printk("indy_sc_wback_invalidate[%08lx,%08lx]", addr, size);
79*4882a593Smuzhiyun #endif
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun /* Catch bad driver code */
82*4882a593Smuzhiyun BUG_ON(size == 0);
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun /* Which lines to flush? */
85*4882a593Smuzhiyun first_line = SC_INDEX(addr);
86*4882a593Smuzhiyun last_line = SC_INDEX(addr + size - 1);
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun local_irq_save(flags);
89*4882a593Smuzhiyun if (first_line <= last_line) {
90*4882a593Smuzhiyun indy_sc_wipe(first_line, last_line);
91*4882a593Smuzhiyun goto out;
92*4882a593Smuzhiyun }
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun indy_sc_wipe(first_line, SC_SIZE - SC_LINE);
95*4882a593Smuzhiyun indy_sc_wipe(0, last_line);
96*4882a593Smuzhiyun out:
97*4882a593Smuzhiyun local_irq_restore(flags);
98*4882a593Smuzhiyun }
99*4882a593Smuzhiyun
indy_sc_enable(void)100*4882a593Smuzhiyun static void indy_sc_enable(void)
101*4882a593Smuzhiyun {
102*4882a593Smuzhiyun unsigned long addr, tmp1, tmp2;
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun /* This is really cool... */
105*4882a593Smuzhiyun #ifdef DEBUG_CACHE
106*4882a593Smuzhiyun printk("Enabling R4600 SCACHE\n");
107*4882a593Smuzhiyun #endif
108*4882a593Smuzhiyun __asm__ __volatile__(
109*4882a593Smuzhiyun ".set\tpush\n\t"
110*4882a593Smuzhiyun ".set\tnoreorder\n\t"
111*4882a593Smuzhiyun ".set\tmips3\n\t"
112*4882a593Smuzhiyun "mfc0\t%2, $12\n\t"
113*4882a593Smuzhiyun "nop; nop; nop; nop;\n\t"
114*4882a593Smuzhiyun "li\t%1, 0x80\n\t"
115*4882a593Smuzhiyun "mtc0\t%1, $12\n\t"
116*4882a593Smuzhiyun "nop; nop; nop; nop;\n\t"
117*4882a593Smuzhiyun "li\t%0, 0x1\n\t"
118*4882a593Smuzhiyun "dsll\t%0, 31\n\t"
119*4882a593Smuzhiyun "lui\t%1, 0x9000\n\t"
120*4882a593Smuzhiyun "dsll32\t%1, 0\n\t"
121*4882a593Smuzhiyun "or\t%0, %1, %0\n\t"
122*4882a593Smuzhiyun "sb\t$0, 0(%0)\n\t"
123*4882a593Smuzhiyun "mtc0\t$0, $12\n\t"
124*4882a593Smuzhiyun "nop; nop; nop; nop;\n\t"
125*4882a593Smuzhiyun "mtc0\t%2, $12\n\t"
126*4882a593Smuzhiyun "nop; nop; nop; nop;\n\t"
127*4882a593Smuzhiyun ".set\tpop"
128*4882a593Smuzhiyun : "=r" (tmp1), "=r" (tmp2), "=r" (addr));
129*4882a593Smuzhiyun }
130*4882a593Smuzhiyun
indy_sc_disable(void)131*4882a593Smuzhiyun static void indy_sc_disable(void)
132*4882a593Smuzhiyun {
133*4882a593Smuzhiyun unsigned long tmp1, tmp2, tmp3;
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun #ifdef DEBUG_CACHE
136*4882a593Smuzhiyun printk("Disabling R4600 SCACHE\n");
137*4882a593Smuzhiyun #endif
138*4882a593Smuzhiyun __asm__ __volatile__(
139*4882a593Smuzhiyun ".set\tpush\n\t"
140*4882a593Smuzhiyun ".set\tnoreorder\n\t"
141*4882a593Smuzhiyun ".set\tmips3\n\t"
142*4882a593Smuzhiyun "li\t%0, 0x1\n\t"
143*4882a593Smuzhiyun "dsll\t%0, 31\n\t"
144*4882a593Smuzhiyun "lui\t%1, 0x9000\n\t"
145*4882a593Smuzhiyun "dsll32\t%1, 0\n\t"
146*4882a593Smuzhiyun "or\t%0, %1, %0\n\t"
147*4882a593Smuzhiyun "mfc0\t%2, $12\n\t"
148*4882a593Smuzhiyun "nop; nop; nop; nop\n\t"
149*4882a593Smuzhiyun "li\t%1, 0x80\n\t"
150*4882a593Smuzhiyun "mtc0\t%1, $12\n\t"
151*4882a593Smuzhiyun "nop; nop; nop; nop\n\t"
152*4882a593Smuzhiyun "sh\t$0, 0(%0)\n\t"
153*4882a593Smuzhiyun "mtc0\t$0, $12\n\t"
154*4882a593Smuzhiyun "nop; nop; nop; nop\n\t"
155*4882a593Smuzhiyun "mtc0\t%2, $12\n\t"
156*4882a593Smuzhiyun "nop; nop; nop; nop\n\t"
157*4882a593Smuzhiyun ".set\tpop"
158*4882a593Smuzhiyun : "=r" (tmp1), "=r" (tmp2), "=r" (tmp3));
159*4882a593Smuzhiyun }
160*4882a593Smuzhiyun
indy_sc_probe(void)161*4882a593Smuzhiyun static inline int __init indy_sc_probe(void)
162*4882a593Smuzhiyun {
163*4882a593Smuzhiyun unsigned int size = ip22_eeprom_read(&sgimc->eeprom, 17);
164*4882a593Smuzhiyun if (size == 0)
165*4882a593Smuzhiyun return 0;
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun size <<= PAGE_SHIFT;
168*4882a593Smuzhiyun printk(KERN_INFO "R4600/R5000 SCACHE size %dK, linesize 32 bytes.\n",
169*4882a593Smuzhiyun size >> 10);
170*4882a593Smuzhiyun scache_size = size;
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun return 1;
173*4882a593Smuzhiyun }
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun /* XXX Check with wje if the Indy caches can differentiate between
176*4882a593Smuzhiyun writeback + invalidate and just invalidate. */
177*4882a593Smuzhiyun static struct bcache_ops indy_sc_ops = {
178*4882a593Smuzhiyun .bc_enable = indy_sc_enable,
179*4882a593Smuzhiyun .bc_disable = indy_sc_disable,
180*4882a593Smuzhiyun .bc_wback_inv = indy_sc_wback_invalidate,
181*4882a593Smuzhiyun .bc_inv = indy_sc_wback_invalidate
182*4882a593Smuzhiyun };
183*4882a593Smuzhiyun
indy_sc_init(void)184*4882a593Smuzhiyun void indy_sc_init(void)
185*4882a593Smuzhiyun {
186*4882a593Smuzhiyun if (indy_sc_probe()) {
187*4882a593Smuzhiyun indy_sc_enable();
188*4882a593Smuzhiyun bcops = &indy_sc_ops;
189*4882a593Smuzhiyun }
190*4882a593Smuzhiyun }
191