xref: /OK3568_Linux_fs/kernel/arch/mips/mm/c-tx39.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * r2300.c: R2000 and R3000 specific mmu/cache code.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 1996 David S. Miller (davem@davemloft.net)
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * with a lot of changes to make this thing work for R3000s
8*4882a593Smuzhiyun  * Tx39XX R4k style caches added. HK
9*4882a593Smuzhiyun  * Copyright (C) 1998, 1999, 2000 Harald Koerfgen
10*4882a593Smuzhiyun  * Copyright (C) 1998 Gleb Raiko & Vladimir Roganov
11*4882a593Smuzhiyun  */
12*4882a593Smuzhiyun #include <linux/init.h>
13*4882a593Smuzhiyun #include <linux/kernel.h>
14*4882a593Smuzhiyun #include <linux/sched.h>
15*4882a593Smuzhiyun #include <linux/smp.h>
16*4882a593Smuzhiyun #include <linux/mm.h>
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun #include <asm/cacheops.h>
19*4882a593Smuzhiyun #include <asm/page.h>
20*4882a593Smuzhiyun #include <asm/mmu_context.h>
21*4882a593Smuzhiyun #include <asm/isadep.h>
22*4882a593Smuzhiyun #include <asm/io.h>
23*4882a593Smuzhiyun #include <asm/bootinfo.h>
24*4882a593Smuzhiyun #include <asm/cpu.h>
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun /* For R3000 cores with R4000 style caches */
27*4882a593Smuzhiyun static unsigned long icache_size, dcache_size;		/* Size in bytes */
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun #include <asm/r4kcache.h>
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun /* This sequence is required to ensure icache is disabled immediately */
32*4882a593Smuzhiyun #define TX39_STOP_STREAMING() \
33*4882a593Smuzhiyun __asm__ __volatile__( \
34*4882a593Smuzhiyun 	".set	 push\n\t" \
35*4882a593Smuzhiyun 	".set	 noreorder\n\t" \
36*4882a593Smuzhiyun 	"b	 1f\n\t" \
37*4882a593Smuzhiyun 	"nop\n\t" \
38*4882a593Smuzhiyun 	"1:\n\t" \
39*4882a593Smuzhiyun 	".set pop" \
40*4882a593Smuzhiyun 	)
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun /* TX39H-style cache flush routines. */
tx39h_flush_icache_all(void)43*4882a593Smuzhiyun static void tx39h_flush_icache_all(void)
44*4882a593Smuzhiyun {
45*4882a593Smuzhiyun 	unsigned long flags, config;
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun 	/* disable icache (set ICE#) */
48*4882a593Smuzhiyun 	local_irq_save(flags);
49*4882a593Smuzhiyun 	config = read_c0_conf();
50*4882a593Smuzhiyun 	write_c0_conf(config & ~TX39_CONF_ICE);
51*4882a593Smuzhiyun 	TX39_STOP_STREAMING();
52*4882a593Smuzhiyun 	blast_icache16();
53*4882a593Smuzhiyun 	write_c0_conf(config);
54*4882a593Smuzhiyun 	local_irq_restore(flags);
55*4882a593Smuzhiyun }
56*4882a593Smuzhiyun 
tx39h_dma_cache_wback_inv(unsigned long addr,unsigned long size)57*4882a593Smuzhiyun static void tx39h_dma_cache_wback_inv(unsigned long addr, unsigned long size)
58*4882a593Smuzhiyun {
59*4882a593Smuzhiyun 	/* Catch bad driver code */
60*4882a593Smuzhiyun 	BUG_ON(size == 0);
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun 	iob();
63*4882a593Smuzhiyun 	blast_inv_dcache_range(addr, addr + size);
64*4882a593Smuzhiyun }
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun /* TX39H2,TX39H3 */
tx39_blast_dcache_page(unsigned long addr)68*4882a593Smuzhiyun static inline void tx39_blast_dcache_page(unsigned long addr)
69*4882a593Smuzhiyun {
70*4882a593Smuzhiyun 	if (current_cpu_type() != CPU_TX3912)
71*4882a593Smuzhiyun 		blast_dcache16_page(addr);
72*4882a593Smuzhiyun }
73*4882a593Smuzhiyun 
tx39_blast_dcache_page_indexed(unsigned long addr)74*4882a593Smuzhiyun static inline void tx39_blast_dcache_page_indexed(unsigned long addr)
75*4882a593Smuzhiyun {
76*4882a593Smuzhiyun 	blast_dcache16_page_indexed(addr);
77*4882a593Smuzhiyun }
78*4882a593Smuzhiyun 
tx39_blast_dcache(void)79*4882a593Smuzhiyun static inline void tx39_blast_dcache(void)
80*4882a593Smuzhiyun {
81*4882a593Smuzhiyun 	blast_dcache16();
82*4882a593Smuzhiyun }
83*4882a593Smuzhiyun 
tx39_blast_icache_page(unsigned long addr)84*4882a593Smuzhiyun static inline void tx39_blast_icache_page(unsigned long addr)
85*4882a593Smuzhiyun {
86*4882a593Smuzhiyun 	unsigned long flags, config;
87*4882a593Smuzhiyun 	/* disable icache (set ICE#) */
88*4882a593Smuzhiyun 	local_irq_save(flags);
89*4882a593Smuzhiyun 	config = read_c0_conf();
90*4882a593Smuzhiyun 	write_c0_conf(config & ~TX39_CONF_ICE);
91*4882a593Smuzhiyun 	TX39_STOP_STREAMING();
92*4882a593Smuzhiyun 	blast_icache16_page(addr);
93*4882a593Smuzhiyun 	write_c0_conf(config);
94*4882a593Smuzhiyun 	local_irq_restore(flags);
95*4882a593Smuzhiyun }
96*4882a593Smuzhiyun 
tx39_blast_icache_page_indexed(unsigned long addr)97*4882a593Smuzhiyun static inline void tx39_blast_icache_page_indexed(unsigned long addr)
98*4882a593Smuzhiyun {
99*4882a593Smuzhiyun 	unsigned long flags, config;
100*4882a593Smuzhiyun 	/* disable icache (set ICE#) */
101*4882a593Smuzhiyun 	local_irq_save(flags);
102*4882a593Smuzhiyun 	config = read_c0_conf();
103*4882a593Smuzhiyun 	write_c0_conf(config & ~TX39_CONF_ICE);
104*4882a593Smuzhiyun 	TX39_STOP_STREAMING();
105*4882a593Smuzhiyun 	blast_icache16_page_indexed(addr);
106*4882a593Smuzhiyun 	write_c0_conf(config);
107*4882a593Smuzhiyun 	local_irq_restore(flags);
108*4882a593Smuzhiyun }
109*4882a593Smuzhiyun 
tx39_blast_icache(void)110*4882a593Smuzhiyun static inline void tx39_blast_icache(void)
111*4882a593Smuzhiyun {
112*4882a593Smuzhiyun 	unsigned long flags, config;
113*4882a593Smuzhiyun 	/* disable icache (set ICE#) */
114*4882a593Smuzhiyun 	local_irq_save(flags);
115*4882a593Smuzhiyun 	config = read_c0_conf();
116*4882a593Smuzhiyun 	write_c0_conf(config & ~TX39_CONF_ICE);
117*4882a593Smuzhiyun 	TX39_STOP_STREAMING();
118*4882a593Smuzhiyun 	blast_icache16();
119*4882a593Smuzhiyun 	write_c0_conf(config);
120*4882a593Smuzhiyun 	local_irq_restore(flags);
121*4882a593Smuzhiyun }
122*4882a593Smuzhiyun 
tx39__flush_cache_vmap(void)123*4882a593Smuzhiyun static void tx39__flush_cache_vmap(void)
124*4882a593Smuzhiyun {
125*4882a593Smuzhiyun 	tx39_blast_dcache();
126*4882a593Smuzhiyun }
127*4882a593Smuzhiyun 
tx39__flush_cache_vunmap(void)128*4882a593Smuzhiyun static void tx39__flush_cache_vunmap(void)
129*4882a593Smuzhiyun {
130*4882a593Smuzhiyun 	tx39_blast_dcache();
131*4882a593Smuzhiyun }
132*4882a593Smuzhiyun 
tx39_flush_cache_all(void)133*4882a593Smuzhiyun static inline void tx39_flush_cache_all(void)
134*4882a593Smuzhiyun {
135*4882a593Smuzhiyun 	if (!cpu_has_dc_aliases)
136*4882a593Smuzhiyun 		return;
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun 	tx39_blast_dcache();
139*4882a593Smuzhiyun }
140*4882a593Smuzhiyun 
tx39___flush_cache_all(void)141*4882a593Smuzhiyun static inline void tx39___flush_cache_all(void)
142*4882a593Smuzhiyun {
143*4882a593Smuzhiyun 	tx39_blast_dcache();
144*4882a593Smuzhiyun 	tx39_blast_icache();
145*4882a593Smuzhiyun }
146*4882a593Smuzhiyun 
tx39_flush_cache_mm(struct mm_struct * mm)147*4882a593Smuzhiyun static void tx39_flush_cache_mm(struct mm_struct *mm)
148*4882a593Smuzhiyun {
149*4882a593Smuzhiyun 	if (!cpu_has_dc_aliases)
150*4882a593Smuzhiyun 		return;
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun 	if (cpu_context(smp_processor_id(), mm) != 0)
153*4882a593Smuzhiyun 		tx39_blast_dcache();
154*4882a593Smuzhiyun }
155*4882a593Smuzhiyun 
tx39_flush_cache_range(struct vm_area_struct * vma,unsigned long start,unsigned long end)156*4882a593Smuzhiyun static void tx39_flush_cache_range(struct vm_area_struct *vma,
157*4882a593Smuzhiyun 	unsigned long start, unsigned long end)
158*4882a593Smuzhiyun {
159*4882a593Smuzhiyun 	if (!cpu_has_dc_aliases)
160*4882a593Smuzhiyun 		return;
161*4882a593Smuzhiyun 	if (!(cpu_context(smp_processor_id(), vma->vm_mm)))
162*4882a593Smuzhiyun 		return;
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun 	tx39_blast_dcache();
165*4882a593Smuzhiyun }
166*4882a593Smuzhiyun 
tx39_flush_cache_page(struct vm_area_struct * vma,unsigned long page,unsigned long pfn)167*4882a593Smuzhiyun static void tx39_flush_cache_page(struct vm_area_struct *vma, unsigned long page, unsigned long pfn)
168*4882a593Smuzhiyun {
169*4882a593Smuzhiyun 	int exec = vma->vm_flags & VM_EXEC;
170*4882a593Smuzhiyun 	struct mm_struct *mm = vma->vm_mm;
171*4882a593Smuzhiyun 	pmd_t *pmdp;
172*4882a593Smuzhiyun 	pte_t *ptep;
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun 	/*
175*4882a593Smuzhiyun 	 * If ownes no valid ASID yet, cannot possibly have gotten
176*4882a593Smuzhiyun 	 * this page into the cache.
177*4882a593Smuzhiyun 	 */
178*4882a593Smuzhiyun 	if (cpu_context(smp_processor_id(), mm) == 0)
179*4882a593Smuzhiyun 		return;
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun 	page &= PAGE_MASK;
182*4882a593Smuzhiyun 	pmdp = pmd_off(mm, page);
183*4882a593Smuzhiyun 	ptep = pte_offset_kernel(pmdp, page);
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun 	/*
186*4882a593Smuzhiyun 	 * If the page isn't marked valid, the page cannot possibly be
187*4882a593Smuzhiyun 	 * in the cache.
188*4882a593Smuzhiyun 	 */
189*4882a593Smuzhiyun 	if (!(pte_val(*ptep) & _PAGE_PRESENT))
190*4882a593Smuzhiyun 		return;
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun 	/*
193*4882a593Smuzhiyun 	 * Doing flushes for another ASID than the current one is
194*4882a593Smuzhiyun 	 * too difficult since stupid R4k caches do a TLB translation
195*4882a593Smuzhiyun 	 * for every cache flush operation.  So we do indexed flushes
196*4882a593Smuzhiyun 	 * in that case, which doesn't overly flush the cache too much.
197*4882a593Smuzhiyun 	 */
198*4882a593Smuzhiyun 	if ((mm == current->active_mm) && (pte_val(*ptep) & _PAGE_VALID)) {
199*4882a593Smuzhiyun 		if (cpu_has_dc_aliases || exec)
200*4882a593Smuzhiyun 			tx39_blast_dcache_page(page);
201*4882a593Smuzhiyun 		if (exec)
202*4882a593Smuzhiyun 			tx39_blast_icache_page(page);
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun 		return;
205*4882a593Smuzhiyun 	}
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun 	/*
208*4882a593Smuzhiyun 	 * Do indexed flush, too much work to get the (possible) TLB refills
209*4882a593Smuzhiyun 	 * to work correctly.
210*4882a593Smuzhiyun 	 */
211*4882a593Smuzhiyun 	if (cpu_has_dc_aliases || exec)
212*4882a593Smuzhiyun 		tx39_blast_dcache_page_indexed(page);
213*4882a593Smuzhiyun 	if (exec)
214*4882a593Smuzhiyun 		tx39_blast_icache_page_indexed(page);
215*4882a593Smuzhiyun }
216*4882a593Smuzhiyun 
local_tx39_flush_data_cache_page(void * addr)217*4882a593Smuzhiyun static void local_tx39_flush_data_cache_page(void * addr)
218*4882a593Smuzhiyun {
219*4882a593Smuzhiyun 	tx39_blast_dcache_page((unsigned long)addr);
220*4882a593Smuzhiyun }
221*4882a593Smuzhiyun 
tx39_flush_data_cache_page(unsigned long addr)222*4882a593Smuzhiyun static void tx39_flush_data_cache_page(unsigned long addr)
223*4882a593Smuzhiyun {
224*4882a593Smuzhiyun 	tx39_blast_dcache_page(addr);
225*4882a593Smuzhiyun }
226*4882a593Smuzhiyun 
tx39_flush_icache_range(unsigned long start,unsigned long end)227*4882a593Smuzhiyun static void tx39_flush_icache_range(unsigned long start, unsigned long end)
228*4882a593Smuzhiyun {
229*4882a593Smuzhiyun 	if (end - start > dcache_size)
230*4882a593Smuzhiyun 		tx39_blast_dcache();
231*4882a593Smuzhiyun 	else
232*4882a593Smuzhiyun 		protected_blast_dcache_range(start, end);
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun 	if (end - start > icache_size)
235*4882a593Smuzhiyun 		tx39_blast_icache();
236*4882a593Smuzhiyun 	else {
237*4882a593Smuzhiyun 		unsigned long flags, config;
238*4882a593Smuzhiyun 		/* disable icache (set ICE#) */
239*4882a593Smuzhiyun 		local_irq_save(flags);
240*4882a593Smuzhiyun 		config = read_c0_conf();
241*4882a593Smuzhiyun 		write_c0_conf(config & ~TX39_CONF_ICE);
242*4882a593Smuzhiyun 		TX39_STOP_STREAMING();
243*4882a593Smuzhiyun 		protected_blast_icache_range(start, end);
244*4882a593Smuzhiyun 		write_c0_conf(config);
245*4882a593Smuzhiyun 		local_irq_restore(flags);
246*4882a593Smuzhiyun 	}
247*4882a593Smuzhiyun }
248*4882a593Smuzhiyun 
tx39_flush_kernel_vmap_range(unsigned long vaddr,int size)249*4882a593Smuzhiyun static void tx39_flush_kernel_vmap_range(unsigned long vaddr, int size)
250*4882a593Smuzhiyun {
251*4882a593Smuzhiyun 	BUG();
252*4882a593Smuzhiyun }
253*4882a593Smuzhiyun 
tx39_dma_cache_wback_inv(unsigned long addr,unsigned long size)254*4882a593Smuzhiyun static void tx39_dma_cache_wback_inv(unsigned long addr, unsigned long size)
255*4882a593Smuzhiyun {
256*4882a593Smuzhiyun 	unsigned long end;
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun 	if (((size | addr) & (PAGE_SIZE - 1)) == 0) {
259*4882a593Smuzhiyun 		end = addr + size;
260*4882a593Smuzhiyun 		do {
261*4882a593Smuzhiyun 			tx39_blast_dcache_page(addr);
262*4882a593Smuzhiyun 			addr += PAGE_SIZE;
263*4882a593Smuzhiyun 		} while(addr != end);
264*4882a593Smuzhiyun 	} else if (size > dcache_size) {
265*4882a593Smuzhiyun 		tx39_blast_dcache();
266*4882a593Smuzhiyun 	} else {
267*4882a593Smuzhiyun 		blast_dcache_range(addr, addr + size);
268*4882a593Smuzhiyun 	}
269*4882a593Smuzhiyun }
270*4882a593Smuzhiyun 
tx39_dma_cache_inv(unsigned long addr,unsigned long size)271*4882a593Smuzhiyun static void tx39_dma_cache_inv(unsigned long addr, unsigned long size)
272*4882a593Smuzhiyun {
273*4882a593Smuzhiyun 	unsigned long end;
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun 	if (((size | addr) & (PAGE_SIZE - 1)) == 0) {
276*4882a593Smuzhiyun 		end = addr + size;
277*4882a593Smuzhiyun 		do {
278*4882a593Smuzhiyun 			tx39_blast_dcache_page(addr);
279*4882a593Smuzhiyun 			addr += PAGE_SIZE;
280*4882a593Smuzhiyun 		} while(addr != end);
281*4882a593Smuzhiyun 	} else if (size > dcache_size) {
282*4882a593Smuzhiyun 		tx39_blast_dcache();
283*4882a593Smuzhiyun 	} else {
284*4882a593Smuzhiyun 		blast_inv_dcache_range(addr, addr + size);
285*4882a593Smuzhiyun 	}
286*4882a593Smuzhiyun }
287*4882a593Smuzhiyun 
tx39_probe_cache(void)288*4882a593Smuzhiyun static __init void tx39_probe_cache(void)
289*4882a593Smuzhiyun {
290*4882a593Smuzhiyun 	unsigned long config;
291*4882a593Smuzhiyun 
292*4882a593Smuzhiyun 	config = read_c0_conf();
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun 	icache_size = 1 << (10 + ((config & TX39_CONF_ICS_MASK) >>
295*4882a593Smuzhiyun 				  TX39_CONF_ICS_SHIFT));
296*4882a593Smuzhiyun 	dcache_size = 1 << (10 + ((config & TX39_CONF_DCS_MASK) >>
297*4882a593Smuzhiyun 				  TX39_CONF_DCS_SHIFT));
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun 	current_cpu_data.icache.linesz = 16;
300*4882a593Smuzhiyun 	switch (current_cpu_type()) {
301*4882a593Smuzhiyun 	case CPU_TX3912:
302*4882a593Smuzhiyun 		current_cpu_data.icache.ways = 1;
303*4882a593Smuzhiyun 		current_cpu_data.dcache.ways = 1;
304*4882a593Smuzhiyun 		current_cpu_data.dcache.linesz = 4;
305*4882a593Smuzhiyun 		break;
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun 	case CPU_TX3927:
308*4882a593Smuzhiyun 		current_cpu_data.icache.ways = 2;
309*4882a593Smuzhiyun 		current_cpu_data.dcache.ways = 2;
310*4882a593Smuzhiyun 		current_cpu_data.dcache.linesz = 16;
311*4882a593Smuzhiyun 		break;
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun 	case CPU_TX3922:
314*4882a593Smuzhiyun 	default:
315*4882a593Smuzhiyun 		current_cpu_data.icache.ways = 1;
316*4882a593Smuzhiyun 		current_cpu_data.dcache.ways = 1;
317*4882a593Smuzhiyun 		current_cpu_data.dcache.linesz = 16;
318*4882a593Smuzhiyun 		break;
319*4882a593Smuzhiyun 	}
320*4882a593Smuzhiyun }
321*4882a593Smuzhiyun 
tx39_cache_init(void)322*4882a593Smuzhiyun void tx39_cache_init(void)
323*4882a593Smuzhiyun {
324*4882a593Smuzhiyun 	extern void build_clear_page(void);
325*4882a593Smuzhiyun 	extern void build_copy_page(void);
326*4882a593Smuzhiyun 	unsigned long config;
327*4882a593Smuzhiyun 
328*4882a593Smuzhiyun 	config = read_c0_conf();
329*4882a593Smuzhiyun 	config &= ~TX39_CONF_WBON;
330*4882a593Smuzhiyun 	write_c0_conf(config);
331*4882a593Smuzhiyun 
332*4882a593Smuzhiyun 	tx39_probe_cache();
333*4882a593Smuzhiyun 
334*4882a593Smuzhiyun 	switch (current_cpu_type()) {
335*4882a593Smuzhiyun 	case CPU_TX3912:
336*4882a593Smuzhiyun 		/* TX39/H core (writethru direct-map cache) */
337*4882a593Smuzhiyun 		__flush_cache_vmap	= tx39__flush_cache_vmap;
338*4882a593Smuzhiyun 		__flush_cache_vunmap	= tx39__flush_cache_vunmap;
339*4882a593Smuzhiyun 		flush_cache_all = tx39h_flush_icache_all;
340*4882a593Smuzhiyun 		__flush_cache_all	= tx39h_flush_icache_all;
341*4882a593Smuzhiyun 		flush_cache_mm		= (void *) tx39h_flush_icache_all;
342*4882a593Smuzhiyun 		flush_cache_range	= (void *) tx39h_flush_icache_all;
343*4882a593Smuzhiyun 		flush_cache_page	= (void *) tx39h_flush_icache_all;
344*4882a593Smuzhiyun 		flush_icache_range	= (void *) tx39h_flush_icache_all;
345*4882a593Smuzhiyun 		local_flush_icache_range = (void *) tx39h_flush_icache_all;
346*4882a593Smuzhiyun 
347*4882a593Smuzhiyun 		local_flush_data_cache_page	= (void *) tx39h_flush_icache_all;
348*4882a593Smuzhiyun 		flush_data_cache_page	= (void *) tx39h_flush_icache_all;
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun 		_dma_cache_wback_inv	= tx39h_dma_cache_wback_inv;
351*4882a593Smuzhiyun 
352*4882a593Smuzhiyun 		shm_align_mask		= PAGE_SIZE - 1;
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun 		break;
355*4882a593Smuzhiyun 
356*4882a593Smuzhiyun 	case CPU_TX3922:
357*4882a593Smuzhiyun 	case CPU_TX3927:
358*4882a593Smuzhiyun 	default:
359*4882a593Smuzhiyun 		/* TX39/H2,H3 core (writeback 2way-set-associative cache) */
360*4882a593Smuzhiyun 		/* board-dependent init code may set WBON */
361*4882a593Smuzhiyun 
362*4882a593Smuzhiyun 		__flush_cache_vmap	= tx39__flush_cache_vmap;
363*4882a593Smuzhiyun 		__flush_cache_vunmap	= tx39__flush_cache_vunmap;
364*4882a593Smuzhiyun 
365*4882a593Smuzhiyun 		flush_cache_all = tx39_flush_cache_all;
366*4882a593Smuzhiyun 		__flush_cache_all = tx39___flush_cache_all;
367*4882a593Smuzhiyun 		flush_cache_mm = tx39_flush_cache_mm;
368*4882a593Smuzhiyun 		flush_cache_range = tx39_flush_cache_range;
369*4882a593Smuzhiyun 		flush_cache_page = tx39_flush_cache_page;
370*4882a593Smuzhiyun 		flush_icache_range = tx39_flush_icache_range;
371*4882a593Smuzhiyun 		local_flush_icache_range = tx39_flush_icache_range;
372*4882a593Smuzhiyun 
373*4882a593Smuzhiyun 		__flush_kernel_vmap_range = tx39_flush_kernel_vmap_range;
374*4882a593Smuzhiyun 
375*4882a593Smuzhiyun 		local_flush_data_cache_page = local_tx39_flush_data_cache_page;
376*4882a593Smuzhiyun 		flush_data_cache_page = tx39_flush_data_cache_page;
377*4882a593Smuzhiyun 
378*4882a593Smuzhiyun 		_dma_cache_wback_inv = tx39_dma_cache_wback_inv;
379*4882a593Smuzhiyun 		_dma_cache_wback = tx39_dma_cache_wback_inv;
380*4882a593Smuzhiyun 		_dma_cache_inv = tx39_dma_cache_inv;
381*4882a593Smuzhiyun 
382*4882a593Smuzhiyun 		shm_align_mask = max_t(unsigned long,
383*4882a593Smuzhiyun 				       (dcache_size / current_cpu_data.dcache.ways) - 1,
384*4882a593Smuzhiyun 				       PAGE_SIZE - 1);
385*4882a593Smuzhiyun 
386*4882a593Smuzhiyun 		break;
387*4882a593Smuzhiyun 	}
388*4882a593Smuzhiyun 
389*4882a593Smuzhiyun 	__flush_icache_user_range = flush_icache_range;
390*4882a593Smuzhiyun 	__local_flush_icache_user_range = local_flush_icache_range;
391*4882a593Smuzhiyun 
392*4882a593Smuzhiyun 	current_cpu_data.icache.waysize = icache_size / current_cpu_data.icache.ways;
393*4882a593Smuzhiyun 	current_cpu_data.dcache.waysize = dcache_size / current_cpu_data.dcache.ways;
394*4882a593Smuzhiyun 
395*4882a593Smuzhiyun 	current_cpu_data.icache.sets =
396*4882a593Smuzhiyun 		current_cpu_data.icache.waysize / current_cpu_data.icache.linesz;
397*4882a593Smuzhiyun 	current_cpu_data.dcache.sets =
398*4882a593Smuzhiyun 		current_cpu_data.dcache.waysize / current_cpu_data.dcache.linesz;
399*4882a593Smuzhiyun 
400*4882a593Smuzhiyun 	if (current_cpu_data.dcache.waysize > PAGE_SIZE)
401*4882a593Smuzhiyun 		current_cpu_data.dcache.flags |= MIPS_CACHE_ALIASES;
402*4882a593Smuzhiyun 
403*4882a593Smuzhiyun 	current_cpu_data.icache.waybit = 0;
404*4882a593Smuzhiyun 	current_cpu_data.dcache.waybit = 0;
405*4882a593Smuzhiyun 
406*4882a593Smuzhiyun 	pr_info("Primary instruction cache %ldkB, linesize %d bytes\n",
407*4882a593Smuzhiyun 		icache_size >> 10, current_cpu_data.icache.linesz);
408*4882a593Smuzhiyun 	pr_info("Primary data cache %ldkB, linesize %d bytes\n",
409*4882a593Smuzhiyun 		dcache_size >> 10, current_cpu_data.dcache.linesz);
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun 	build_clear_page();
412*4882a593Smuzhiyun 	build_copy_page();
413*4882a593Smuzhiyun 	tx39h_flush_icache_all();
414*4882a593Smuzhiyun }
415