xref: /OK3568_Linux_fs/kernel/arch/mips/loongson64/init.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (C) 2009 Lemote Inc.
4*4882a593Smuzhiyun  * Author: Wu Zhangjin, wuzhangjin@gmail.com
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include <linux/irqchip.h>
8*4882a593Smuzhiyun #include <linux/logic_pio.h>
9*4882a593Smuzhiyun #include <linux/memblock.h>
10*4882a593Smuzhiyun #include <linux/of.h>
11*4882a593Smuzhiyun #include <linux/of_address.h>
12*4882a593Smuzhiyun #include <asm/bootinfo.h>
13*4882a593Smuzhiyun #include <asm/traps.h>
14*4882a593Smuzhiyun #include <asm/smp-ops.h>
15*4882a593Smuzhiyun #include <asm/cacheflush.h>
16*4882a593Smuzhiyun #include <asm/fw/fw.h>
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun #include <loongson.h>
19*4882a593Smuzhiyun #include <boot_param.h>
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun #define NODE_ID_OFFSET_ADDR	((void __iomem *)TO_UNCAC(0x1001041c))
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun u32 node_id_offset;
24*4882a593Smuzhiyun 
mips_nmi_setup(void)25*4882a593Smuzhiyun static void __init mips_nmi_setup(void)
26*4882a593Smuzhiyun {
27*4882a593Smuzhiyun 	void *base;
28*4882a593Smuzhiyun 	extern char except_vec_nmi[];
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun 	base = (void *)(CAC_BASE + 0x380);
31*4882a593Smuzhiyun 	memcpy(base, except_vec_nmi, 0x80);
32*4882a593Smuzhiyun 	flush_icache_range((unsigned long)base, (unsigned long)base + 0x80);
33*4882a593Smuzhiyun }
34*4882a593Smuzhiyun 
ls7a_early_config(void)35*4882a593Smuzhiyun void ls7a_early_config(void)
36*4882a593Smuzhiyun {
37*4882a593Smuzhiyun 	node_id_offset = ((readl(NODE_ID_OFFSET_ADDR) >> 8) & 0x1f) + 36;
38*4882a593Smuzhiyun }
39*4882a593Smuzhiyun 
rs780e_early_config(void)40*4882a593Smuzhiyun void rs780e_early_config(void)
41*4882a593Smuzhiyun {
42*4882a593Smuzhiyun 	node_id_offset = 37;
43*4882a593Smuzhiyun }
44*4882a593Smuzhiyun 
virtual_early_config(void)45*4882a593Smuzhiyun void virtual_early_config(void)
46*4882a593Smuzhiyun {
47*4882a593Smuzhiyun 	node_id_offset = 44;
48*4882a593Smuzhiyun }
49*4882a593Smuzhiyun 
prom_init(void)50*4882a593Smuzhiyun void __init prom_init(void)
51*4882a593Smuzhiyun {
52*4882a593Smuzhiyun 	fw_init_cmdline();
53*4882a593Smuzhiyun 	prom_init_env();
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun 	/* init base address of io space */
56*4882a593Smuzhiyun 	set_io_port_base(PCI_IOBASE);
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun 	loongson_sysconf.early_config();
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun 	prom_init_numa_memory();
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun 	/* Hardcode to CPU UART 0 */
63*4882a593Smuzhiyun 	setup_8250_early_printk_port(TO_UNCAC(LOONGSON_REG_BASE + 0x1e0), 0, 1024);
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun 	register_smp_ops(&loongson3_smp_ops);
66*4882a593Smuzhiyun 	board_nmi_handler_setup = mips_nmi_setup;
67*4882a593Smuzhiyun }
68*4882a593Smuzhiyun 
prom_free_prom_memory(void)69*4882a593Smuzhiyun void __init prom_free_prom_memory(void)
70*4882a593Smuzhiyun {
71*4882a593Smuzhiyun }
72*4882a593Smuzhiyun 
add_legacy_isa_io(struct fwnode_handle * fwnode,resource_size_t hw_start,resource_size_t size)73*4882a593Smuzhiyun static int __init add_legacy_isa_io(struct fwnode_handle *fwnode, resource_size_t hw_start,
74*4882a593Smuzhiyun 				    resource_size_t size)
75*4882a593Smuzhiyun {
76*4882a593Smuzhiyun 	int ret = 0;
77*4882a593Smuzhiyun 	struct logic_pio_hwaddr *range;
78*4882a593Smuzhiyun 	unsigned long vaddr;
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun 	range = kzalloc(sizeof(*range), GFP_ATOMIC);
81*4882a593Smuzhiyun 	if (!range)
82*4882a593Smuzhiyun 		return -ENOMEM;
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun 	range->fwnode = fwnode;
85*4882a593Smuzhiyun 	range->size = size = round_up(size, PAGE_SIZE);
86*4882a593Smuzhiyun 	range->hw_start = hw_start;
87*4882a593Smuzhiyun 	range->flags = LOGIC_PIO_CPU_MMIO;
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun 	ret = logic_pio_register_range(range);
90*4882a593Smuzhiyun 	if (ret) {
91*4882a593Smuzhiyun 		kfree(range);
92*4882a593Smuzhiyun 		return ret;
93*4882a593Smuzhiyun 	}
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun 	/* Legacy ISA must placed at the start of PCI_IOBASE */
96*4882a593Smuzhiyun 	if (range->io_start != 0) {
97*4882a593Smuzhiyun 		logic_pio_unregister_range(range);
98*4882a593Smuzhiyun 		kfree(range);
99*4882a593Smuzhiyun 		return -EINVAL;
100*4882a593Smuzhiyun 	}
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun 	vaddr = PCI_IOBASE + range->io_start;
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun 	ioremap_page_range(vaddr, vaddr + size, hw_start, pgprot_device(PAGE_KERNEL));
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun 	return 0;
107*4882a593Smuzhiyun }
108*4882a593Smuzhiyun 
reserve_pio_range(void)109*4882a593Smuzhiyun static __init void reserve_pio_range(void)
110*4882a593Smuzhiyun {
111*4882a593Smuzhiyun 	struct device_node *np;
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun 	for_each_node_by_name(np, "isa") {
114*4882a593Smuzhiyun 		struct of_range range;
115*4882a593Smuzhiyun 		struct of_range_parser parser;
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun 		pr_info("ISA Bridge: %pOF\n", np);
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun 		if (of_range_parser_init(&parser, np)) {
120*4882a593Smuzhiyun 			pr_info("Failed to parse resources.\n");
121*4882a593Smuzhiyun 			break;
122*4882a593Smuzhiyun 		}
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun 		for_each_of_range(&parser, &range) {
125*4882a593Smuzhiyun 			switch (range.flags & IORESOURCE_TYPE_BITS) {
126*4882a593Smuzhiyun 			case IORESOURCE_IO:
127*4882a593Smuzhiyun 				pr_info(" IO 0x%016llx..0x%016llx  ->  0x%016llx\n",
128*4882a593Smuzhiyun 					range.cpu_addr,
129*4882a593Smuzhiyun 					range.cpu_addr + range.size - 1,
130*4882a593Smuzhiyun 					range.bus_addr);
131*4882a593Smuzhiyun 				if (add_legacy_isa_io(&np->fwnode, range.cpu_addr, range.size))
132*4882a593Smuzhiyun 					pr_warn("Failed to reserve legacy IO in Logic PIO\n");
133*4882a593Smuzhiyun 				break;
134*4882a593Smuzhiyun 			case IORESOURCE_MEM:
135*4882a593Smuzhiyun 				pr_info(" MEM 0x%016llx..0x%016llx  ->  0x%016llx\n",
136*4882a593Smuzhiyun 					range.cpu_addr,
137*4882a593Smuzhiyun 					range.cpu_addr + range.size - 1,
138*4882a593Smuzhiyun 					range.bus_addr);
139*4882a593Smuzhiyun 				break;
140*4882a593Smuzhiyun 			}
141*4882a593Smuzhiyun 		}
142*4882a593Smuzhiyun 	}
143*4882a593Smuzhiyun }
144*4882a593Smuzhiyun 
arch_init_irq(void)145*4882a593Smuzhiyun void __init arch_init_irq(void)
146*4882a593Smuzhiyun {
147*4882a593Smuzhiyun 	reserve_pio_range();
148*4882a593Smuzhiyun 	irqchip_init();
149*4882a593Smuzhiyun }
150