1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun #include <linux/init.h>
3*4882a593Smuzhiyun #include <linux/pci.h>
4*4882a593Smuzhiyun #include <linux/percpu.h>
5*4882a593Smuzhiyun #include <linux/delay.h>
6*4882a593Smuzhiyun #include <linux/spinlock.h>
7*4882a593Smuzhiyun #include <linux/interrupt.h>
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include <asm/hpet.h>
10*4882a593Smuzhiyun #include <asm/time.h>
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #define SMBUS_CFG_BASE (loongson_sysconf.ht_control_base + 0x0300a000)
13*4882a593Smuzhiyun #define SMBUS_PCI_REG40 0x40
14*4882a593Smuzhiyun #define SMBUS_PCI_REG64 0x64
15*4882a593Smuzhiyun #define SMBUS_PCI_REGB4 0xb4
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun #define HPET_MIN_CYCLES 16
18*4882a593Smuzhiyun #define HPET_MIN_PROG_DELTA (HPET_MIN_CYCLES * 12)
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun static DEFINE_SPINLOCK(hpet_lock);
21*4882a593Smuzhiyun DEFINE_PER_CPU(struct clock_event_device, hpet_clockevent_device);
22*4882a593Smuzhiyun
smbus_read(int offset)23*4882a593Smuzhiyun static unsigned int smbus_read(int offset)
24*4882a593Smuzhiyun {
25*4882a593Smuzhiyun return *(volatile unsigned int *)(SMBUS_CFG_BASE + offset);
26*4882a593Smuzhiyun }
27*4882a593Smuzhiyun
smbus_write(int offset,int data)28*4882a593Smuzhiyun static void smbus_write(int offset, int data)
29*4882a593Smuzhiyun {
30*4882a593Smuzhiyun *(volatile unsigned int *)(SMBUS_CFG_BASE + offset) = data;
31*4882a593Smuzhiyun }
32*4882a593Smuzhiyun
smbus_enable(int offset,int bit)33*4882a593Smuzhiyun static void smbus_enable(int offset, int bit)
34*4882a593Smuzhiyun {
35*4882a593Smuzhiyun unsigned int cfg = smbus_read(offset);
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun cfg |= bit;
38*4882a593Smuzhiyun smbus_write(offset, cfg);
39*4882a593Smuzhiyun }
40*4882a593Smuzhiyun
hpet_read(int offset)41*4882a593Smuzhiyun static int hpet_read(int offset)
42*4882a593Smuzhiyun {
43*4882a593Smuzhiyun return *(volatile unsigned int *)(HPET_MMIO_ADDR + offset);
44*4882a593Smuzhiyun }
45*4882a593Smuzhiyun
hpet_write(int offset,int data)46*4882a593Smuzhiyun static void hpet_write(int offset, int data)
47*4882a593Smuzhiyun {
48*4882a593Smuzhiyun *(volatile unsigned int *)(HPET_MMIO_ADDR + offset) = data;
49*4882a593Smuzhiyun }
50*4882a593Smuzhiyun
hpet_start_counter(void)51*4882a593Smuzhiyun static void hpet_start_counter(void)
52*4882a593Smuzhiyun {
53*4882a593Smuzhiyun unsigned int cfg = hpet_read(HPET_CFG);
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun cfg |= HPET_CFG_ENABLE;
56*4882a593Smuzhiyun hpet_write(HPET_CFG, cfg);
57*4882a593Smuzhiyun }
58*4882a593Smuzhiyun
hpet_stop_counter(void)59*4882a593Smuzhiyun static void hpet_stop_counter(void)
60*4882a593Smuzhiyun {
61*4882a593Smuzhiyun unsigned int cfg = hpet_read(HPET_CFG);
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun cfg &= ~HPET_CFG_ENABLE;
64*4882a593Smuzhiyun hpet_write(HPET_CFG, cfg);
65*4882a593Smuzhiyun }
66*4882a593Smuzhiyun
hpet_reset_counter(void)67*4882a593Smuzhiyun static void hpet_reset_counter(void)
68*4882a593Smuzhiyun {
69*4882a593Smuzhiyun hpet_write(HPET_COUNTER, 0);
70*4882a593Smuzhiyun hpet_write(HPET_COUNTER + 4, 0);
71*4882a593Smuzhiyun }
72*4882a593Smuzhiyun
hpet_restart_counter(void)73*4882a593Smuzhiyun static void hpet_restart_counter(void)
74*4882a593Smuzhiyun {
75*4882a593Smuzhiyun hpet_stop_counter();
76*4882a593Smuzhiyun hpet_reset_counter();
77*4882a593Smuzhiyun hpet_start_counter();
78*4882a593Smuzhiyun }
79*4882a593Smuzhiyun
hpet_enable_legacy_int(void)80*4882a593Smuzhiyun static void hpet_enable_legacy_int(void)
81*4882a593Smuzhiyun {
82*4882a593Smuzhiyun /* Do nothing on Loongson-3 */
83*4882a593Smuzhiyun }
84*4882a593Smuzhiyun
hpet_set_state_periodic(struct clock_event_device * evt)85*4882a593Smuzhiyun static int hpet_set_state_periodic(struct clock_event_device *evt)
86*4882a593Smuzhiyun {
87*4882a593Smuzhiyun int cfg;
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun spin_lock(&hpet_lock);
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun pr_info("set clock event to periodic mode!\n");
92*4882a593Smuzhiyun /* stop counter */
93*4882a593Smuzhiyun hpet_stop_counter();
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun /* enables the timer0 to generate a periodic interrupt */
96*4882a593Smuzhiyun cfg = hpet_read(HPET_T0_CFG);
97*4882a593Smuzhiyun cfg &= ~HPET_TN_LEVEL;
98*4882a593Smuzhiyun cfg |= HPET_TN_ENABLE | HPET_TN_PERIODIC | HPET_TN_SETVAL |
99*4882a593Smuzhiyun HPET_TN_32BIT;
100*4882a593Smuzhiyun hpet_write(HPET_T0_CFG, cfg);
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun /* set the comparator */
103*4882a593Smuzhiyun hpet_write(HPET_T0_CMP, HPET_COMPARE_VAL);
104*4882a593Smuzhiyun udelay(1);
105*4882a593Smuzhiyun hpet_write(HPET_T0_CMP, HPET_COMPARE_VAL);
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun /* start counter */
108*4882a593Smuzhiyun hpet_start_counter();
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun spin_unlock(&hpet_lock);
111*4882a593Smuzhiyun return 0;
112*4882a593Smuzhiyun }
113*4882a593Smuzhiyun
hpet_set_state_shutdown(struct clock_event_device * evt)114*4882a593Smuzhiyun static int hpet_set_state_shutdown(struct clock_event_device *evt)
115*4882a593Smuzhiyun {
116*4882a593Smuzhiyun int cfg;
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun spin_lock(&hpet_lock);
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun cfg = hpet_read(HPET_T0_CFG);
121*4882a593Smuzhiyun cfg &= ~HPET_TN_ENABLE;
122*4882a593Smuzhiyun hpet_write(HPET_T0_CFG, cfg);
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun spin_unlock(&hpet_lock);
125*4882a593Smuzhiyun return 0;
126*4882a593Smuzhiyun }
127*4882a593Smuzhiyun
hpet_set_state_oneshot(struct clock_event_device * evt)128*4882a593Smuzhiyun static int hpet_set_state_oneshot(struct clock_event_device *evt)
129*4882a593Smuzhiyun {
130*4882a593Smuzhiyun int cfg;
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun spin_lock(&hpet_lock);
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun pr_info("set clock event to one shot mode!\n");
135*4882a593Smuzhiyun cfg = hpet_read(HPET_T0_CFG);
136*4882a593Smuzhiyun /*
137*4882a593Smuzhiyun * set timer0 type
138*4882a593Smuzhiyun * 1 : periodic interrupt
139*4882a593Smuzhiyun * 0 : non-periodic(oneshot) interrupt
140*4882a593Smuzhiyun */
141*4882a593Smuzhiyun cfg &= ~HPET_TN_PERIODIC;
142*4882a593Smuzhiyun cfg |= HPET_TN_ENABLE | HPET_TN_32BIT;
143*4882a593Smuzhiyun hpet_write(HPET_T0_CFG, cfg);
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun spin_unlock(&hpet_lock);
146*4882a593Smuzhiyun return 0;
147*4882a593Smuzhiyun }
148*4882a593Smuzhiyun
hpet_tick_resume(struct clock_event_device * evt)149*4882a593Smuzhiyun static int hpet_tick_resume(struct clock_event_device *evt)
150*4882a593Smuzhiyun {
151*4882a593Smuzhiyun spin_lock(&hpet_lock);
152*4882a593Smuzhiyun hpet_enable_legacy_int();
153*4882a593Smuzhiyun spin_unlock(&hpet_lock);
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun return 0;
156*4882a593Smuzhiyun }
157*4882a593Smuzhiyun
hpet_next_event(unsigned long delta,struct clock_event_device * evt)158*4882a593Smuzhiyun static int hpet_next_event(unsigned long delta,
159*4882a593Smuzhiyun struct clock_event_device *evt)
160*4882a593Smuzhiyun {
161*4882a593Smuzhiyun u32 cnt;
162*4882a593Smuzhiyun s32 res;
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun cnt = hpet_read(HPET_COUNTER);
165*4882a593Smuzhiyun cnt += (u32) delta;
166*4882a593Smuzhiyun hpet_write(HPET_T0_CMP, cnt);
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun res = (s32)(cnt - hpet_read(HPET_COUNTER));
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun return res < HPET_MIN_CYCLES ? -ETIME : 0;
171*4882a593Smuzhiyun }
172*4882a593Smuzhiyun
hpet_irq_handler(int irq,void * data)173*4882a593Smuzhiyun static irqreturn_t hpet_irq_handler(int irq, void *data)
174*4882a593Smuzhiyun {
175*4882a593Smuzhiyun int is_irq;
176*4882a593Smuzhiyun struct clock_event_device *cd;
177*4882a593Smuzhiyun unsigned int cpu = smp_processor_id();
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun is_irq = hpet_read(HPET_STATUS);
180*4882a593Smuzhiyun if (is_irq & HPET_T0_IRS) {
181*4882a593Smuzhiyun /* clear the TIMER0 irq status register */
182*4882a593Smuzhiyun hpet_write(HPET_STATUS, HPET_T0_IRS);
183*4882a593Smuzhiyun cd = &per_cpu(hpet_clockevent_device, cpu);
184*4882a593Smuzhiyun cd->event_handler(cd);
185*4882a593Smuzhiyun return IRQ_HANDLED;
186*4882a593Smuzhiyun }
187*4882a593Smuzhiyun return IRQ_NONE;
188*4882a593Smuzhiyun }
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun /*
191*4882a593Smuzhiyun * hpet address assignation and irq setting should be done in bios.
192*4882a593Smuzhiyun * but pmon don't do this, we just setup here directly.
193*4882a593Smuzhiyun * The operation under is normal. unfortunately, hpet_setup process
194*4882a593Smuzhiyun * is before pci initialize.
195*4882a593Smuzhiyun *
196*4882a593Smuzhiyun * {
197*4882a593Smuzhiyun * struct pci_dev *pdev;
198*4882a593Smuzhiyun *
199*4882a593Smuzhiyun * pdev = pci_get_device(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_SBX00_SMBUS, NULL);
200*4882a593Smuzhiyun * pci_write_config_word(pdev, SMBUS_PCI_REGB4, HPET_ADDR);
201*4882a593Smuzhiyun *
202*4882a593Smuzhiyun * ...
203*4882a593Smuzhiyun * }
204*4882a593Smuzhiyun */
hpet_setup(void)205*4882a593Smuzhiyun static void hpet_setup(void)
206*4882a593Smuzhiyun {
207*4882a593Smuzhiyun /* set hpet base address */
208*4882a593Smuzhiyun smbus_write(SMBUS_PCI_REGB4, HPET_ADDR);
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun /* enable decoding of access to HPET MMIO*/
211*4882a593Smuzhiyun smbus_enable(SMBUS_PCI_REG40, (1 << 28));
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun /* HPET irq enable */
214*4882a593Smuzhiyun smbus_enable(SMBUS_PCI_REG64, (1 << 10));
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun hpet_enable_legacy_int();
217*4882a593Smuzhiyun }
218*4882a593Smuzhiyun
setup_hpet_timer(void)219*4882a593Smuzhiyun void __init setup_hpet_timer(void)
220*4882a593Smuzhiyun {
221*4882a593Smuzhiyun unsigned long flags = IRQF_NOBALANCING | IRQF_TIMER;
222*4882a593Smuzhiyun unsigned int cpu = smp_processor_id();
223*4882a593Smuzhiyun struct clock_event_device *cd;
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun hpet_setup();
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun cd = &per_cpu(hpet_clockevent_device, cpu);
228*4882a593Smuzhiyun cd->name = "hpet";
229*4882a593Smuzhiyun cd->rating = 100;
230*4882a593Smuzhiyun cd->features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT;
231*4882a593Smuzhiyun cd->set_state_shutdown = hpet_set_state_shutdown;
232*4882a593Smuzhiyun cd->set_state_periodic = hpet_set_state_periodic;
233*4882a593Smuzhiyun cd->set_state_oneshot = hpet_set_state_oneshot;
234*4882a593Smuzhiyun cd->tick_resume = hpet_tick_resume;
235*4882a593Smuzhiyun cd->set_next_event = hpet_next_event;
236*4882a593Smuzhiyun cd->irq = HPET_T0_IRQ;
237*4882a593Smuzhiyun cd->cpumask = cpumask_of(cpu);
238*4882a593Smuzhiyun clockevent_set_clock(cd, HPET_FREQ);
239*4882a593Smuzhiyun cd->max_delta_ns = clockevent_delta2ns(0x7fffffff, cd);
240*4882a593Smuzhiyun cd->max_delta_ticks = 0x7fffffff;
241*4882a593Smuzhiyun cd->min_delta_ns = clockevent_delta2ns(HPET_MIN_PROG_DELTA, cd);
242*4882a593Smuzhiyun cd->min_delta_ticks = HPET_MIN_PROG_DELTA;
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun clockevents_register_device(cd);
245*4882a593Smuzhiyun if (request_irq(HPET_T0_IRQ, hpet_irq_handler, flags, "hpet", NULL))
246*4882a593Smuzhiyun pr_err("Failed to request irq %d (hpet)\n", HPET_T0_IRQ);
247*4882a593Smuzhiyun pr_info("hpet clock event device register\n");
248*4882a593Smuzhiyun }
249*4882a593Smuzhiyun
hpet_read_counter(struct clocksource * cs)250*4882a593Smuzhiyun static u64 hpet_read_counter(struct clocksource *cs)
251*4882a593Smuzhiyun {
252*4882a593Smuzhiyun return (u64)hpet_read(HPET_COUNTER);
253*4882a593Smuzhiyun }
254*4882a593Smuzhiyun
hpet_suspend(struct clocksource * cs)255*4882a593Smuzhiyun static void hpet_suspend(struct clocksource *cs)
256*4882a593Smuzhiyun {
257*4882a593Smuzhiyun }
258*4882a593Smuzhiyun
hpet_resume(struct clocksource * cs)259*4882a593Smuzhiyun static void hpet_resume(struct clocksource *cs)
260*4882a593Smuzhiyun {
261*4882a593Smuzhiyun hpet_setup();
262*4882a593Smuzhiyun hpet_restart_counter();
263*4882a593Smuzhiyun }
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun static struct clocksource csrc_hpet = {
266*4882a593Smuzhiyun .name = "hpet",
267*4882a593Smuzhiyun /* mips clocksource rating is less than 300, so hpet is better. */
268*4882a593Smuzhiyun .rating = 300,
269*4882a593Smuzhiyun .read = hpet_read_counter,
270*4882a593Smuzhiyun .mask = CLOCKSOURCE_MASK(32),
271*4882a593Smuzhiyun /* oneshot mode work normal with this flag */
272*4882a593Smuzhiyun .flags = CLOCK_SOURCE_IS_CONTINUOUS,
273*4882a593Smuzhiyun .suspend = hpet_suspend,
274*4882a593Smuzhiyun .resume = hpet_resume,
275*4882a593Smuzhiyun .mult = 0,
276*4882a593Smuzhiyun .shift = 10,
277*4882a593Smuzhiyun };
278*4882a593Smuzhiyun
init_hpet_clocksource(void)279*4882a593Smuzhiyun int __init init_hpet_clocksource(void)
280*4882a593Smuzhiyun {
281*4882a593Smuzhiyun csrc_hpet.mult = clocksource_hz2mult(HPET_FREQ, csrc_hpet.shift);
282*4882a593Smuzhiyun return clocksource_register_hz(&csrc_hpet, HPET_FREQ);
283*4882a593Smuzhiyun }
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun arch_initcall(init_hpet_clocksource);
286