xref: /OK3568_Linux_fs/kernel/arch/mips/loongson64/env.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Based on Ocelot Linux port, which is
4*4882a593Smuzhiyun  * Copyright 2001 MontaVista Software Inc.
5*4882a593Smuzhiyun  * Author: jsun@mvista.com or jsun@junsun.net
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Copyright 2003 ICT CAS
8*4882a593Smuzhiyun  * Author: Michael Guo <guoyi@ict.ac.cn>
9*4882a593Smuzhiyun  *
10*4882a593Smuzhiyun  * Copyright (C) 2007 Lemote Inc. & Institute of Computing Technology
11*4882a593Smuzhiyun  * Author: Fuxin Zhang, zhangfx@lemote.com
12*4882a593Smuzhiyun  *
13*4882a593Smuzhiyun  * Copyright (C) 2009 Lemote Inc.
14*4882a593Smuzhiyun  * Author: Wu Zhangjin, wuzhangjin@gmail.com
15*4882a593Smuzhiyun  */
16*4882a593Smuzhiyun #include <linux/export.h>
17*4882a593Smuzhiyun #include <linux/pci_ids.h>
18*4882a593Smuzhiyun #include <asm/bootinfo.h>
19*4882a593Smuzhiyun #include <loongson.h>
20*4882a593Smuzhiyun #include <boot_param.h>
21*4882a593Smuzhiyun #include <builtin_dtbs.h>
22*4882a593Smuzhiyun #include <workarounds.h>
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun #define HOST_BRIDGE_CONFIG_ADDR	((void __iomem *)TO_UNCAC(0x1a000000))
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun u32 cpu_clock_freq;
27*4882a593Smuzhiyun EXPORT_SYMBOL(cpu_clock_freq);
28*4882a593Smuzhiyun struct efi_memory_map_loongson *loongson_memmap;
29*4882a593Smuzhiyun struct loongson_system_configuration loongson_sysconf;
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun u64 loongson_chipcfg[MAX_PACKAGES] = {0xffffffffbfc00180};
32*4882a593Smuzhiyun u64 loongson_chiptemp[MAX_PACKAGES];
33*4882a593Smuzhiyun u64 loongson_freqctrl[MAX_PACKAGES];
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun unsigned long long smp_group[4];
36*4882a593Smuzhiyun 
get_system_type(void)37*4882a593Smuzhiyun const char *get_system_type(void)
38*4882a593Smuzhiyun {
39*4882a593Smuzhiyun 	return "Generic Loongson64 System";
40*4882a593Smuzhiyun }
41*4882a593Smuzhiyun 
prom_init_env(void)42*4882a593Smuzhiyun void __init prom_init_env(void)
43*4882a593Smuzhiyun {
44*4882a593Smuzhiyun 	struct boot_params *boot_p;
45*4882a593Smuzhiyun 	struct loongson_params *loongson_p;
46*4882a593Smuzhiyun 	struct system_loongson *esys;
47*4882a593Smuzhiyun 	struct efi_cpuinfo_loongson *ecpu;
48*4882a593Smuzhiyun 	struct irq_source_routing_table *eirq_source;
49*4882a593Smuzhiyun 	u32 id;
50*4882a593Smuzhiyun 	u16 vendor, device;
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun 	/* firmware arguments are initialized in head.S */
53*4882a593Smuzhiyun 	boot_p = (struct boot_params *)fw_arg2;
54*4882a593Smuzhiyun 	loongson_p = &(boot_p->efi.smbios.lp);
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun 	esys = (struct system_loongson *)
57*4882a593Smuzhiyun 		((u64)loongson_p + loongson_p->system_offset);
58*4882a593Smuzhiyun 	ecpu = (struct efi_cpuinfo_loongson *)
59*4882a593Smuzhiyun 		((u64)loongson_p + loongson_p->cpu_offset);
60*4882a593Smuzhiyun 	eirq_source = (struct irq_source_routing_table *)
61*4882a593Smuzhiyun 		((u64)loongson_p + loongson_p->irq_offset);
62*4882a593Smuzhiyun 	loongson_memmap = (struct efi_memory_map_loongson *)
63*4882a593Smuzhiyun 		((u64)loongson_p + loongson_p->memory_offset);
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun 	cpu_clock_freq = ecpu->cpu_clock_freq;
66*4882a593Smuzhiyun 	loongson_sysconf.cputype = ecpu->cputype;
67*4882a593Smuzhiyun 	switch (ecpu->cputype) {
68*4882a593Smuzhiyun 	case Legacy_3A:
69*4882a593Smuzhiyun 	case Loongson_3A:
70*4882a593Smuzhiyun 		loongson_sysconf.cores_per_node = 4;
71*4882a593Smuzhiyun 		loongson_sysconf.cores_per_package = 4;
72*4882a593Smuzhiyun 		smp_group[0] = 0x900000003ff01000;
73*4882a593Smuzhiyun 		smp_group[1] = 0x900010003ff01000;
74*4882a593Smuzhiyun 		smp_group[2] = 0x900020003ff01000;
75*4882a593Smuzhiyun 		smp_group[3] = 0x900030003ff01000;
76*4882a593Smuzhiyun 		loongson_chipcfg[0] = 0x900000001fe00180;
77*4882a593Smuzhiyun 		loongson_chipcfg[1] = 0x900010001fe00180;
78*4882a593Smuzhiyun 		loongson_chipcfg[2] = 0x900020001fe00180;
79*4882a593Smuzhiyun 		loongson_chipcfg[3] = 0x900030001fe00180;
80*4882a593Smuzhiyun 		loongson_chiptemp[0] = 0x900000001fe0019c;
81*4882a593Smuzhiyun 		loongson_chiptemp[1] = 0x900010001fe0019c;
82*4882a593Smuzhiyun 		loongson_chiptemp[2] = 0x900020001fe0019c;
83*4882a593Smuzhiyun 		loongson_chiptemp[3] = 0x900030001fe0019c;
84*4882a593Smuzhiyun 		loongson_freqctrl[0] = 0x900000001fe001d0;
85*4882a593Smuzhiyun 		loongson_freqctrl[1] = 0x900010001fe001d0;
86*4882a593Smuzhiyun 		loongson_freqctrl[2] = 0x900020001fe001d0;
87*4882a593Smuzhiyun 		loongson_freqctrl[3] = 0x900030001fe001d0;
88*4882a593Smuzhiyun 		loongson_sysconf.ht_control_base = 0x90000EFDFB000000;
89*4882a593Smuzhiyun 		loongson_sysconf.workarounds = WORKAROUND_CPUFREQ;
90*4882a593Smuzhiyun 		break;
91*4882a593Smuzhiyun 	case Legacy_3B:
92*4882a593Smuzhiyun 	case Loongson_3B:
93*4882a593Smuzhiyun 		loongson_sysconf.cores_per_node = 4; /* One chip has 2 nodes */
94*4882a593Smuzhiyun 		loongson_sysconf.cores_per_package = 8;
95*4882a593Smuzhiyun 		smp_group[0] = 0x900000003ff01000;
96*4882a593Smuzhiyun 		smp_group[1] = 0x900010003ff05000;
97*4882a593Smuzhiyun 		smp_group[2] = 0x900020003ff09000;
98*4882a593Smuzhiyun 		smp_group[3] = 0x900030003ff0d000;
99*4882a593Smuzhiyun 		loongson_chipcfg[0] = 0x900000001fe00180;
100*4882a593Smuzhiyun 		loongson_chipcfg[1] = 0x900020001fe00180;
101*4882a593Smuzhiyun 		loongson_chipcfg[2] = 0x900040001fe00180;
102*4882a593Smuzhiyun 		loongson_chipcfg[3] = 0x900060001fe00180;
103*4882a593Smuzhiyun 		loongson_chiptemp[0] = 0x900000001fe0019c;
104*4882a593Smuzhiyun 		loongson_chiptemp[1] = 0x900020001fe0019c;
105*4882a593Smuzhiyun 		loongson_chiptemp[2] = 0x900040001fe0019c;
106*4882a593Smuzhiyun 		loongson_chiptemp[3] = 0x900060001fe0019c;
107*4882a593Smuzhiyun 		loongson_freqctrl[0] = 0x900000001fe001d0;
108*4882a593Smuzhiyun 		loongson_freqctrl[1] = 0x900020001fe001d0;
109*4882a593Smuzhiyun 		loongson_freqctrl[2] = 0x900040001fe001d0;
110*4882a593Smuzhiyun 		loongson_freqctrl[3] = 0x900060001fe001d0;
111*4882a593Smuzhiyun 		loongson_sysconf.ht_control_base = 0x90001EFDFB000000;
112*4882a593Smuzhiyun 		loongson_sysconf.workarounds = WORKAROUND_CPUHOTPLUG;
113*4882a593Smuzhiyun 		break;
114*4882a593Smuzhiyun 	default:
115*4882a593Smuzhiyun 		loongson_sysconf.cores_per_node = 1;
116*4882a593Smuzhiyun 		loongson_sysconf.cores_per_package = 1;
117*4882a593Smuzhiyun 		loongson_chipcfg[0] = 0x900000001fe00180;
118*4882a593Smuzhiyun 	}
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun 	loongson_sysconf.nr_cpus = ecpu->nr_cpus;
121*4882a593Smuzhiyun 	loongson_sysconf.boot_cpu_id = ecpu->cpu_startup_core_id;
122*4882a593Smuzhiyun 	loongson_sysconf.reserved_cpus_mask = ecpu->reserved_cores_mask;
123*4882a593Smuzhiyun 	if (ecpu->nr_cpus > NR_CPUS || ecpu->nr_cpus == 0)
124*4882a593Smuzhiyun 		loongson_sysconf.nr_cpus = NR_CPUS;
125*4882a593Smuzhiyun 	loongson_sysconf.nr_nodes = (loongson_sysconf.nr_cpus +
126*4882a593Smuzhiyun 		loongson_sysconf.cores_per_node - 1) /
127*4882a593Smuzhiyun 		loongson_sysconf.cores_per_node;
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun 	loongson_sysconf.pci_mem_start_addr = eirq_source->pci_mem_start_addr;
130*4882a593Smuzhiyun 	loongson_sysconf.pci_mem_end_addr = eirq_source->pci_mem_end_addr;
131*4882a593Smuzhiyun 	loongson_sysconf.pci_io_base = eirq_source->pci_io_start_addr;
132*4882a593Smuzhiyun 	loongson_sysconf.dma_mask_bits = eirq_source->dma_mask_bits;
133*4882a593Smuzhiyun 	if (loongson_sysconf.dma_mask_bits < 32 ||
134*4882a593Smuzhiyun 		loongson_sysconf.dma_mask_bits > 64)
135*4882a593Smuzhiyun 		loongson_sysconf.dma_mask_bits = 32;
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun 	loongson_sysconf.restart_addr = boot_p->reset_system.ResetWarm;
138*4882a593Smuzhiyun 	loongson_sysconf.poweroff_addr = boot_p->reset_system.Shutdown;
139*4882a593Smuzhiyun 	loongson_sysconf.suspend_addr = boot_p->reset_system.DoSuspend;
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun 	loongson_sysconf.vgabios_addr = boot_p->efi.smbios.vga_bios;
142*4882a593Smuzhiyun 	pr_debug("Shutdown Addr: %llx, Restart Addr: %llx, VBIOS Addr: %llx\n",
143*4882a593Smuzhiyun 		loongson_sysconf.poweroff_addr, loongson_sysconf.restart_addr,
144*4882a593Smuzhiyun 		loongson_sysconf.vgabios_addr);
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun 	memset(loongson_sysconf.ecname, 0, 32);
147*4882a593Smuzhiyun 	if (esys->has_ec)
148*4882a593Smuzhiyun 		memcpy(loongson_sysconf.ecname, esys->ec_name, 32);
149*4882a593Smuzhiyun 	loongson_sysconf.workarounds |= esys->workarounds;
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun 	loongson_sysconf.nr_uarts = esys->nr_uarts;
152*4882a593Smuzhiyun 	if (esys->nr_uarts < 1 || esys->nr_uarts > MAX_UARTS)
153*4882a593Smuzhiyun 		loongson_sysconf.nr_uarts = 1;
154*4882a593Smuzhiyun 	memcpy(loongson_sysconf.uarts, esys->uarts,
155*4882a593Smuzhiyun 		sizeof(struct uart_device) * loongson_sysconf.nr_uarts);
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun 	loongson_sysconf.nr_sensors = esys->nr_sensors;
158*4882a593Smuzhiyun 	if (loongson_sysconf.nr_sensors > MAX_SENSORS)
159*4882a593Smuzhiyun 		loongson_sysconf.nr_sensors = 0;
160*4882a593Smuzhiyun 	if (loongson_sysconf.nr_sensors)
161*4882a593Smuzhiyun 		memcpy(loongson_sysconf.sensors, esys->sensors,
162*4882a593Smuzhiyun 			sizeof(struct sensor_device) * loongson_sysconf.nr_sensors);
163*4882a593Smuzhiyun 	pr_info("CpuClock = %u\n", cpu_clock_freq);
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun 	/* Read the ID of PCI host bridge to detect bridge type */
166*4882a593Smuzhiyun 	id = readl(HOST_BRIDGE_CONFIG_ADDR);
167*4882a593Smuzhiyun 	vendor = id & 0xffff;
168*4882a593Smuzhiyun 	device = (id >> 16) & 0xffff;
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun 	switch (vendor) {
171*4882a593Smuzhiyun 	case PCI_VENDOR_ID_LOONGSON:
172*4882a593Smuzhiyun 		pr_info("The bridge chip is LS7A\n");
173*4882a593Smuzhiyun 		loongson_sysconf.bridgetype = LS7A;
174*4882a593Smuzhiyun 		loongson_sysconf.early_config = ls7a_early_config;
175*4882a593Smuzhiyun 		break;
176*4882a593Smuzhiyun 	case PCI_VENDOR_ID_AMD:
177*4882a593Smuzhiyun 	case PCI_VENDOR_ID_ATI:
178*4882a593Smuzhiyun 		pr_info("The bridge chip is RS780E or SR5690\n");
179*4882a593Smuzhiyun 		loongson_sysconf.bridgetype = RS780E;
180*4882a593Smuzhiyun 		loongson_sysconf.early_config = rs780e_early_config;
181*4882a593Smuzhiyun 		break;
182*4882a593Smuzhiyun 	default:
183*4882a593Smuzhiyun 		pr_info("The bridge chip is VIRTUAL\n");
184*4882a593Smuzhiyun 		loongson_sysconf.bridgetype = VIRTUAL;
185*4882a593Smuzhiyun 		loongson_sysconf.early_config = virtual_early_config;
186*4882a593Smuzhiyun 		loongson_fdt_blob = __dtb_loongson64v_4core_virtio_begin;
187*4882a593Smuzhiyun 		break;
188*4882a593Smuzhiyun 	}
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun 	if ((read_c0_prid() & PRID_IMP_MASK) == PRID_IMP_LOONGSON_64C) {
191*4882a593Smuzhiyun 		switch (read_c0_prid() & PRID_REV_MASK) {
192*4882a593Smuzhiyun 		case PRID_REV_LOONGSON3A_R1:
193*4882a593Smuzhiyun 		case PRID_REV_LOONGSON3A_R2_0:
194*4882a593Smuzhiyun 		case PRID_REV_LOONGSON3A_R2_1:
195*4882a593Smuzhiyun 		case PRID_REV_LOONGSON3A_R3_0:
196*4882a593Smuzhiyun 		case PRID_REV_LOONGSON3A_R3_1:
197*4882a593Smuzhiyun 			switch (loongson_sysconf.bridgetype) {
198*4882a593Smuzhiyun 			case LS7A:
199*4882a593Smuzhiyun 				loongson_fdt_blob = __dtb_loongson64c_4core_ls7a_begin;
200*4882a593Smuzhiyun 				break;
201*4882a593Smuzhiyun 			case RS780E:
202*4882a593Smuzhiyun 				loongson_fdt_blob = __dtb_loongson64c_4core_rs780e_begin;
203*4882a593Smuzhiyun 				break;
204*4882a593Smuzhiyun 			default:
205*4882a593Smuzhiyun 				break;
206*4882a593Smuzhiyun 			}
207*4882a593Smuzhiyun 			break;
208*4882a593Smuzhiyun 		case PRID_REV_LOONGSON3B_R1:
209*4882a593Smuzhiyun 		case PRID_REV_LOONGSON3B_R2:
210*4882a593Smuzhiyun 			if (loongson_sysconf.bridgetype == RS780E)
211*4882a593Smuzhiyun 				loongson_fdt_blob = __dtb_loongson64c_8core_rs780e_begin;
212*4882a593Smuzhiyun 			break;
213*4882a593Smuzhiyun 		default:
214*4882a593Smuzhiyun 			break;
215*4882a593Smuzhiyun 		}
216*4882a593Smuzhiyun 	} else if ((read_c0_prid() & PRID_IMP_MASK) == PRID_IMP_LOONGSON_64G) {
217*4882a593Smuzhiyun 		if (loongson_sysconf.bridgetype == LS7A)
218*4882a593Smuzhiyun 			loongson_fdt_blob = __dtb_loongson64g_4core_ls7a_begin;
219*4882a593Smuzhiyun 	}
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun 	if (!loongson_fdt_blob)
222*4882a593Smuzhiyun 		pr_err("Failed to determine built-in Loongson64 dtb\n");
223*4882a593Smuzhiyun }
224