xref: /OK3568_Linux_fs/kernel/arch/mips/loongson2ef/common/cs5536/cs5536_ohci.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * the OHCI Virtual Support Module of AMD CS5536
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2007 Lemote, Inc.
6*4882a593Smuzhiyun  * Author : jlliu, liujl@lemote.com
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * Copyright (C) 2009 Lemote, Inc.
9*4882a593Smuzhiyun  * Author: Wu Zhangjin, wuzhangjin@gmail.com
10*4882a593Smuzhiyun  */
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #include <cs5536/cs5536.h>
13*4882a593Smuzhiyun #include <cs5536/cs5536_pci.h>
14*4882a593Smuzhiyun 
pci_ohci_write_reg(int reg,u32 value)15*4882a593Smuzhiyun void pci_ohci_write_reg(int reg, u32 value)
16*4882a593Smuzhiyun {
17*4882a593Smuzhiyun 	u32 hi = 0, lo = value;
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun 	switch (reg) {
20*4882a593Smuzhiyun 	case PCI_COMMAND:
21*4882a593Smuzhiyun 		_rdmsr(USB_MSR_REG(USB_OHCI), &hi, &lo);
22*4882a593Smuzhiyun 		if (value & PCI_COMMAND_MASTER)
23*4882a593Smuzhiyun 			hi |= PCI_COMMAND_MASTER;
24*4882a593Smuzhiyun 		else
25*4882a593Smuzhiyun 			hi &= ~PCI_COMMAND_MASTER;
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun 		if (value & PCI_COMMAND_MEMORY)
28*4882a593Smuzhiyun 			hi |= PCI_COMMAND_MEMORY;
29*4882a593Smuzhiyun 		else
30*4882a593Smuzhiyun 			hi &= ~PCI_COMMAND_MEMORY;
31*4882a593Smuzhiyun 		_wrmsr(USB_MSR_REG(USB_OHCI), hi, lo);
32*4882a593Smuzhiyun 		break;
33*4882a593Smuzhiyun 	case PCI_STATUS:
34*4882a593Smuzhiyun 		if (value & PCI_STATUS_PARITY) {
35*4882a593Smuzhiyun 			_rdmsr(SB_MSR_REG(SB_ERROR), &hi, &lo);
36*4882a593Smuzhiyun 			if (lo & SB_PARE_ERR_FLAG) {
37*4882a593Smuzhiyun 				lo = (lo & 0x0000ffff) | SB_PARE_ERR_FLAG;
38*4882a593Smuzhiyun 				_wrmsr(SB_MSR_REG(SB_ERROR), hi, lo);
39*4882a593Smuzhiyun 			}
40*4882a593Smuzhiyun 		}
41*4882a593Smuzhiyun 		break;
42*4882a593Smuzhiyun 	case PCI_BAR0_REG:
43*4882a593Smuzhiyun 		if (value == PCI_BAR_RANGE_MASK) {
44*4882a593Smuzhiyun 			_rdmsr(GLCP_MSR_REG(GLCP_SOFT_COM), &hi, &lo);
45*4882a593Smuzhiyun 			lo |= SOFT_BAR_OHCI_FLAG;
46*4882a593Smuzhiyun 			_wrmsr(GLCP_MSR_REG(GLCP_SOFT_COM), hi, lo);
47*4882a593Smuzhiyun 		} else if ((value & 0x01) == 0x00) {
48*4882a593Smuzhiyun 			_rdmsr(USB_MSR_REG(USB_OHCI), &hi, &lo);
49*4882a593Smuzhiyun 			lo = value;
50*4882a593Smuzhiyun 			_wrmsr(USB_MSR_REG(USB_OHCI), hi, lo);
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun 			value &= 0xfffffff0;
53*4882a593Smuzhiyun 			hi = 0x40000000 | ((value & 0xff000000) >> 24);
54*4882a593Smuzhiyun 			lo = 0x000fffff | ((value & 0x00fff000) << 8);
55*4882a593Smuzhiyun 			_wrmsr(GLIU_MSR_REG(GLIU_P2D_BM3), hi, lo);
56*4882a593Smuzhiyun 		}
57*4882a593Smuzhiyun 		break;
58*4882a593Smuzhiyun 	case PCI_OHCI_INT_REG:
59*4882a593Smuzhiyun 		_rdmsr(DIVIL_MSR_REG(PIC_YSEL_LOW), &hi, &lo);
60*4882a593Smuzhiyun 		lo &= ~(0xf << PIC_YSEL_LOW_USB_SHIFT);
61*4882a593Smuzhiyun 		if (value)	/* enable all the usb interrupt in PIC */
62*4882a593Smuzhiyun 			lo |= (CS5536_USB_INTR << PIC_YSEL_LOW_USB_SHIFT);
63*4882a593Smuzhiyun 		_wrmsr(DIVIL_MSR_REG(PIC_YSEL_LOW), hi, lo);
64*4882a593Smuzhiyun 		break;
65*4882a593Smuzhiyun 	default:
66*4882a593Smuzhiyun 		break;
67*4882a593Smuzhiyun 	}
68*4882a593Smuzhiyun }
69*4882a593Smuzhiyun 
pci_ohci_read_reg(int reg)70*4882a593Smuzhiyun u32 pci_ohci_read_reg(int reg)
71*4882a593Smuzhiyun {
72*4882a593Smuzhiyun 	u32 conf_data = 0;
73*4882a593Smuzhiyun 	u32 hi, lo;
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun 	switch (reg) {
76*4882a593Smuzhiyun 	case PCI_VENDOR_ID:
77*4882a593Smuzhiyun 		conf_data =
78*4882a593Smuzhiyun 		    CFG_PCI_VENDOR_ID(CS5536_OHCI_DEVICE_ID, CS5536_VENDOR_ID);
79*4882a593Smuzhiyun 		break;
80*4882a593Smuzhiyun 	case PCI_COMMAND:
81*4882a593Smuzhiyun 		_rdmsr(USB_MSR_REG(USB_OHCI), &hi, &lo);
82*4882a593Smuzhiyun 		if (hi & PCI_COMMAND_MASTER)
83*4882a593Smuzhiyun 			conf_data |= PCI_COMMAND_MASTER;
84*4882a593Smuzhiyun 		if (hi & PCI_COMMAND_MEMORY)
85*4882a593Smuzhiyun 			conf_data |= PCI_COMMAND_MEMORY;
86*4882a593Smuzhiyun 		break;
87*4882a593Smuzhiyun 	case PCI_STATUS:
88*4882a593Smuzhiyun 		conf_data |= PCI_STATUS_66MHZ;
89*4882a593Smuzhiyun 		conf_data |= PCI_STATUS_FAST_BACK;
90*4882a593Smuzhiyun 		_rdmsr(SB_MSR_REG(SB_ERROR), &hi, &lo);
91*4882a593Smuzhiyun 		if (lo & SB_PARE_ERR_FLAG)
92*4882a593Smuzhiyun 			conf_data |= PCI_STATUS_PARITY;
93*4882a593Smuzhiyun 		conf_data |= PCI_STATUS_DEVSEL_MEDIUM;
94*4882a593Smuzhiyun 		break;
95*4882a593Smuzhiyun 	case PCI_CLASS_REVISION:
96*4882a593Smuzhiyun 		_rdmsr(USB_MSR_REG(USB_CAP), &hi, &lo);
97*4882a593Smuzhiyun 		conf_data = lo & 0x000000ff;
98*4882a593Smuzhiyun 		conf_data |= (CS5536_OHCI_CLASS_CODE << 8);
99*4882a593Smuzhiyun 		break;
100*4882a593Smuzhiyun 	case PCI_CACHE_LINE_SIZE:
101*4882a593Smuzhiyun 		conf_data =
102*4882a593Smuzhiyun 		    CFG_PCI_CACHE_LINE_SIZE(PCI_NORMAL_HEADER_TYPE,
103*4882a593Smuzhiyun 					    PCI_NORMAL_LATENCY_TIMER);
104*4882a593Smuzhiyun 		break;
105*4882a593Smuzhiyun 	case PCI_BAR0_REG:
106*4882a593Smuzhiyun 		_rdmsr(GLCP_MSR_REG(GLCP_SOFT_COM), &hi, &lo);
107*4882a593Smuzhiyun 		if (lo & SOFT_BAR_OHCI_FLAG) {
108*4882a593Smuzhiyun 			conf_data = CS5536_OHCI_RANGE |
109*4882a593Smuzhiyun 			    PCI_BASE_ADDRESS_SPACE_MEMORY;
110*4882a593Smuzhiyun 			lo &= ~SOFT_BAR_OHCI_FLAG;
111*4882a593Smuzhiyun 			_wrmsr(GLCP_MSR_REG(GLCP_SOFT_COM), hi, lo);
112*4882a593Smuzhiyun 		} else {
113*4882a593Smuzhiyun 			_rdmsr(USB_MSR_REG(USB_OHCI), &hi, &lo);
114*4882a593Smuzhiyun 			conf_data = lo & 0xffffff00;
115*4882a593Smuzhiyun 			conf_data &= ~0x0000000f;	/* 32bit mem */
116*4882a593Smuzhiyun 		}
117*4882a593Smuzhiyun 		break;
118*4882a593Smuzhiyun 	case PCI_CARDBUS_CIS:
119*4882a593Smuzhiyun 		conf_data = PCI_CARDBUS_CIS_POINTER;
120*4882a593Smuzhiyun 		break;
121*4882a593Smuzhiyun 	case PCI_SUBSYSTEM_VENDOR_ID:
122*4882a593Smuzhiyun 		conf_data =
123*4882a593Smuzhiyun 		    CFG_PCI_VENDOR_ID(CS5536_OHCI_SUB_ID, CS5536_SUB_VENDOR_ID);
124*4882a593Smuzhiyun 		break;
125*4882a593Smuzhiyun 	case PCI_ROM_ADDRESS:
126*4882a593Smuzhiyun 		conf_data = PCI_EXPANSION_ROM_BAR;
127*4882a593Smuzhiyun 		break;
128*4882a593Smuzhiyun 	case PCI_CAPABILITY_LIST:
129*4882a593Smuzhiyun 		conf_data = PCI_CAPLIST_USB_POINTER;
130*4882a593Smuzhiyun 		break;
131*4882a593Smuzhiyun 	case PCI_INTERRUPT_LINE:
132*4882a593Smuzhiyun 		conf_data =
133*4882a593Smuzhiyun 		    CFG_PCI_INTERRUPT_LINE(PCI_DEFAULT_PIN, CS5536_USB_INTR);
134*4882a593Smuzhiyun 		break;
135*4882a593Smuzhiyun 	case PCI_OHCI_INT_REG:
136*4882a593Smuzhiyun 		_rdmsr(DIVIL_MSR_REG(PIC_YSEL_LOW), &hi, &lo);
137*4882a593Smuzhiyun 		if (((lo >> PIC_YSEL_LOW_USB_SHIFT) & 0xf) == CS5536_USB_INTR)
138*4882a593Smuzhiyun 			conf_data = 1;
139*4882a593Smuzhiyun 		break;
140*4882a593Smuzhiyun 	default:
141*4882a593Smuzhiyun 		break;
142*4882a593Smuzhiyun 	}
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun 	return conf_data;
145*4882a593Smuzhiyun }
146