1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * the ISA Virtual Support Module of AMD CS5536
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2007 Lemote, Inc.
6*4882a593Smuzhiyun * Author : jlliu, liujl@lemote.com
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * Copyright (C) 2009 Lemote, Inc.
9*4882a593Smuzhiyun * Author: Wu Zhangjin, wuzhangjin@gmail.com
10*4882a593Smuzhiyun */
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #include <linux/pci.h>
13*4882a593Smuzhiyun #include <cs5536/cs5536.h>
14*4882a593Smuzhiyun #include <cs5536/cs5536_pci.h>
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun /* common variables for PCI_ISA_READ/WRITE_BAR */
17*4882a593Smuzhiyun static const u32 divil_msr_reg[6] = {
18*4882a593Smuzhiyun DIVIL_MSR_REG(DIVIL_LBAR_SMB), DIVIL_MSR_REG(DIVIL_LBAR_GPIO),
19*4882a593Smuzhiyun DIVIL_MSR_REG(DIVIL_LBAR_MFGPT), DIVIL_MSR_REG(DIVIL_LBAR_IRQ),
20*4882a593Smuzhiyun DIVIL_MSR_REG(DIVIL_LBAR_PMS), DIVIL_MSR_REG(DIVIL_LBAR_ACPI),
21*4882a593Smuzhiyun };
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun static const u32 soft_bar_flag[6] = {
24*4882a593Smuzhiyun SOFT_BAR_SMB_FLAG, SOFT_BAR_GPIO_FLAG, SOFT_BAR_MFGPT_FLAG,
25*4882a593Smuzhiyun SOFT_BAR_IRQ_FLAG, SOFT_BAR_PMS_FLAG, SOFT_BAR_ACPI_FLAG,
26*4882a593Smuzhiyun };
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun static const u32 sb_msr_reg[6] = {
29*4882a593Smuzhiyun SB_MSR_REG(SB_R0), SB_MSR_REG(SB_R1), SB_MSR_REG(SB_R2),
30*4882a593Smuzhiyun SB_MSR_REG(SB_R3), SB_MSR_REG(SB_R4), SB_MSR_REG(SB_R5),
31*4882a593Smuzhiyun };
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun static const u32 bar_space_range[6] = {
34*4882a593Smuzhiyun CS5536_SMB_RANGE, CS5536_GPIO_RANGE, CS5536_MFGPT_RANGE,
35*4882a593Smuzhiyun CS5536_IRQ_RANGE, CS5536_PMS_RANGE, CS5536_ACPI_RANGE,
36*4882a593Smuzhiyun };
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun static const int bar_space_len[6] = {
39*4882a593Smuzhiyun CS5536_SMB_LENGTH, CS5536_GPIO_LENGTH, CS5536_MFGPT_LENGTH,
40*4882a593Smuzhiyun CS5536_IRQ_LENGTH, CS5536_PMS_LENGTH, CS5536_ACPI_LENGTH,
41*4882a593Smuzhiyun };
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun /*
44*4882a593Smuzhiyun * enable the divil module bar space.
45*4882a593Smuzhiyun *
46*4882a593Smuzhiyun * For all the DIVIL module LBAR, you should control the DIVIL LBAR reg
47*4882a593Smuzhiyun * and the RCONFx(0~5) reg to use the modules.
48*4882a593Smuzhiyun */
divil_lbar_enable(void)49*4882a593Smuzhiyun static void divil_lbar_enable(void)
50*4882a593Smuzhiyun {
51*4882a593Smuzhiyun u32 hi, lo;
52*4882a593Smuzhiyun int offset;
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun /*
55*4882a593Smuzhiyun * The DIVIL IRQ is not used yet. and make the RCONF0 reserved.
56*4882a593Smuzhiyun */
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun for (offset = DIVIL_LBAR_SMB; offset <= DIVIL_LBAR_PMS; offset++) {
59*4882a593Smuzhiyun _rdmsr(DIVIL_MSR_REG(offset), &hi, &lo);
60*4882a593Smuzhiyun hi |= 0x01;
61*4882a593Smuzhiyun _wrmsr(DIVIL_MSR_REG(offset), hi, lo);
62*4882a593Smuzhiyun }
63*4882a593Smuzhiyun }
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun /*
66*4882a593Smuzhiyun * disable the divil module bar space.
67*4882a593Smuzhiyun */
divil_lbar_disable(void)68*4882a593Smuzhiyun static void divil_lbar_disable(void)
69*4882a593Smuzhiyun {
70*4882a593Smuzhiyun u32 hi, lo;
71*4882a593Smuzhiyun int offset;
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun for (offset = DIVIL_LBAR_SMB; offset <= DIVIL_LBAR_PMS; offset++) {
74*4882a593Smuzhiyun _rdmsr(DIVIL_MSR_REG(offset), &hi, &lo);
75*4882a593Smuzhiyun hi &= ~0x01;
76*4882a593Smuzhiyun _wrmsr(DIVIL_MSR_REG(offset), hi, lo);
77*4882a593Smuzhiyun }
78*4882a593Smuzhiyun }
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun /*
81*4882a593Smuzhiyun * BAR write: write value to the n BAR
82*4882a593Smuzhiyun */
83*4882a593Smuzhiyun
pci_isa_write_bar(int n,u32 value)84*4882a593Smuzhiyun void pci_isa_write_bar(int n, u32 value)
85*4882a593Smuzhiyun {
86*4882a593Smuzhiyun u32 hi = 0, lo = value;
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun if (value == PCI_BAR_RANGE_MASK) {
89*4882a593Smuzhiyun _rdmsr(GLCP_MSR_REG(GLCP_SOFT_COM), &hi, &lo);
90*4882a593Smuzhiyun lo |= soft_bar_flag[n];
91*4882a593Smuzhiyun _wrmsr(GLCP_MSR_REG(GLCP_SOFT_COM), hi, lo);
92*4882a593Smuzhiyun } else if (value & 0x01) {
93*4882a593Smuzhiyun /* NATIVE reg */
94*4882a593Smuzhiyun hi = 0x0000f001;
95*4882a593Smuzhiyun lo &= bar_space_range[n];
96*4882a593Smuzhiyun _wrmsr(divil_msr_reg[n], hi, lo);
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun /* RCONFx is 4bytes in units for I/O space */
99*4882a593Smuzhiyun hi = ((value & 0x000ffffc) << 12) |
100*4882a593Smuzhiyun ((bar_space_len[n] - 4) << 12) | 0x01;
101*4882a593Smuzhiyun lo = ((value & 0x000ffffc) << 12) | 0x01;
102*4882a593Smuzhiyun _wrmsr(sb_msr_reg[n], hi, lo);
103*4882a593Smuzhiyun }
104*4882a593Smuzhiyun }
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun /*
107*4882a593Smuzhiyun * BAR read: read the n BAR
108*4882a593Smuzhiyun */
109*4882a593Smuzhiyun
pci_isa_read_bar(int n)110*4882a593Smuzhiyun u32 pci_isa_read_bar(int n)
111*4882a593Smuzhiyun {
112*4882a593Smuzhiyun u32 conf_data = 0;
113*4882a593Smuzhiyun u32 hi, lo;
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun _rdmsr(GLCP_MSR_REG(GLCP_SOFT_COM), &hi, &lo);
116*4882a593Smuzhiyun if (lo & soft_bar_flag[n]) {
117*4882a593Smuzhiyun conf_data = bar_space_range[n] | PCI_BASE_ADDRESS_SPACE_IO;
118*4882a593Smuzhiyun lo &= ~soft_bar_flag[n];
119*4882a593Smuzhiyun _wrmsr(GLCP_MSR_REG(GLCP_SOFT_COM), hi, lo);
120*4882a593Smuzhiyun } else {
121*4882a593Smuzhiyun _rdmsr(divil_msr_reg[n], &hi, &lo);
122*4882a593Smuzhiyun conf_data = lo & bar_space_range[n];
123*4882a593Smuzhiyun conf_data |= 0x01;
124*4882a593Smuzhiyun conf_data &= ~0x02;
125*4882a593Smuzhiyun }
126*4882a593Smuzhiyun return conf_data;
127*4882a593Smuzhiyun }
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun /*
130*4882a593Smuzhiyun * isa_write: ISA write transfer
131*4882a593Smuzhiyun *
132*4882a593Smuzhiyun * We assume that this is not a bus master transfer.
133*4882a593Smuzhiyun */
pci_isa_write_reg(int reg,u32 value)134*4882a593Smuzhiyun void pci_isa_write_reg(int reg, u32 value)
135*4882a593Smuzhiyun {
136*4882a593Smuzhiyun u32 hi = 0, lo = value;
137*4882a593Smuzhiyun u32 temp;
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun switch (reg) {
140*4882a593Smuzhiyun case PCI_COMMAND:
141*4882a593Smuzhiyun if (value & PCI_COMMAND_IO)
142*4882a593Smuzhiyun divil_lbar_enable();
143*4882a593Smuzhiyun else
144*4882a593Smuzhiyun divil_lbar_disable();
145*4882a593Smuzhiyun break;
146*4882a593Smuzhiyun case PCI_STATUS:
147*4882a593Smuzhiyun _rdmsr(SB_MSR_REG(SB_ERROR), &hi, &lo);
148*4882a593Smuzhiyun temp = lo & 0x0000ffff;
149*4882a593Smuzhiyun if ((value & PCI_STATUS_SIG_TARGET_ABORT) &&
150*4882a593Smuzhiyun (lo & SB_TAS_ERR_EN))
151*4882a593Smuzhiyun temp |= SB_TAS_ERR_FLAG;
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun if ((value & PCI_STATUS_REC_TARGET_ABORT) &&
154*4882a593Smuzhiyun (lo & SB_TAR_ERR_EN))
155*4882a593Smuzhiyun temp |= SB_TAR_ERR_FLAG;
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun if ((value & PCI_STATUS_REC_MASTER_ABORT)
158*4882a593Smuzhiyun && (lo & SB_MAR_ERR_EN))
159*4882a593Smuzhiyun temp |= SB_MAR_ERR_FLAG;
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun if ((value & PCI_STATUS_DETECTED_PARITY)
162*4882a593Smuzhiyun && (lo & SB_PARE_ERR_EN))
163*4882a593Smuzhiyun temp |= SB_PARE_ERR_FLAG;
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun lo = temp;
166*4882a593Smuzhiyun _wrmsr(SB_MSR_REG(SB_ERROR), hi, lo);
167*4882a593Smuzhiyun break;
168*4882a593Smuzhiyun case PCI_CACHE_LINE_SIZE:
169*4882a593Smuzhiyun value &= 0x0000ff00;
170*4882a593Smuzhiyun _rdmsr(SB_MSR_REG(SB_CTRL), &hi, &lo);
171*4882a593Smuzhiyun hi &= 0xffffff00;
172*4882a593Smuzhiyun hi |= (value >> 8);
173*4882a593Smuzhiyun _wrmsr(SB_MSR_REG(SB_CTRL), hi, lo);
174*4882a593Smuzhiyun break;
175*4882a593Smuzhiyun case PCI_BAR0_REG:
176*4882a593Smuzhiyun pci_isa_write_bar(0, value);
177*4882a593Smuzhiyun break;
178*4882a593Smuzhiyun case PCI_BAR1_REG:
179*4882a593Smuzhiyun pci_isa_write_bar(1, value);
180*4882a593Smuzhiyun break;
181*4882a593Smuzhiyun case PCI_BAR2_REG:
182*4882a593Smuzhiyun pci_isa_write_bar(2, value);
183*4882a593Smuzhiyun break;
184*4882a593Smuzhiyun case PCI_BAR3_REG:
185*4882a593Smuzhiyun pci_isa_write_bar(3, value);
186*4882a593Smuzhiyun break;
187*4882a593Smuzhiyun case PCI_BAR4_REG:
188*4882a593Smuzhiyun pci_isa_write_bar(4, value);
189*4882a593Smuzhiyun break;
190*4882a593Smuzhiyun case PCI_BAR5_REG:
191*4882a593Smuzhiyun pci_isa_write_bar(5, value);
192*4882a593Smuzhiyun break;
193*4882a593Smuzhiyun case PCI_UART1_INT_REG:
194*4882a593Smuzhiyun _rdmsr(DIVIL_MSR_REG(PIC_YSEL_HIGH), &hi, &lo);
195*4882a593Smuzhiyun /* disable uart1 interrupt in PIC */
196*4882a593Smuzhiyun lo &= ~(0xf << 24);
197*4882a593Smuzhiyun if (value) /* enable uart1 interrupt in PIC */
198*4882a593Smuzhiyun lo |= (CS5536_UART1_INTR << 24);
199*4882a593Smuzhiyun _wrmsr(DIVIL_MSR_REG(PIC_YSEL_HIGH), hi, lo);
200*4882a593Smuzhiyun break;
201*4882a593Smuzhiyun case PCI_UART2_INT_REG:
202*4882a593Smuzhiyun _rdmsr(DIVIL_MSR_REG(PIC_YSEL_HIGH), &hi, &lo);
203*4882a593Smuzhiyun /* disable uart2 interrupt in PIC */
204*4882a593Smuzhiyun lo &= ~(0xf << 28);
205*4882a593Smuzhiyun if (value) /* enable uart2 interrupt in PIC */
206*4882a593Smuzhiyun lo |= (CS5536_UART2_INTR << 28);
207*4882a593Smuzhiyun _wrmsr(DIVIL_MSR_REG(PIC_YSEL_HIGH), hi, lo);
208*4882a593Smuzhiyun break;
209*4882a593Smuzhiyun case PCI_ISA_FIXUP_REG:
210*4882a593Smuzhiyun if (value) {
211*4882a593Smuzhiyun /* enable the TARGET ABORT/MASTER ABORT etc. */
212*4882a593Smuzhiyun _rdmsr(SB_MSR_REG(SB_ERROR), &hi, &lo);
213*4882a593Smuzhiyun lo |= 0x00000063;
214*4882a593Smuzhiyun _wrmsr(SB_MSR_REG(SB_ERROR), hi, lo);
215*4882a593Smuzhiyun }
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun default:
218*4882a593Smuzhiyun /* ALL OTHER PCI CONFIG SPACE HEADER IS NOT IMPLEMENTED. */
219*4882a593Smuzhiyun break;
220*4882a593Smuzhiyun }
221*4882a593Smuzhiyun }
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun /*
224*4882a593Smuzhiyun * isa_read: ISA read transfers
225*4882a593Smuzhiyun *
226*4882a593Smuzhiyun * We assume that this is not a bus master transfer.
227*4882a593Smuzhiyun */
pci_isa_read_reg(int reg)228*4882a593Smuzhiyun u32 pci_isa_read_reg(int reg)
229*4882a593Smuzhiyun {
230*4882a593Smuzhiyun u32 conf_data = 0;
231*4882a593Smuzhiyun u32 hi, lo;
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun switch (reg) {
234*4882a593Smuzhiyun case PCI_VENDOR_ID:
235*4882a593Smuzhiyun conf_data =
236*4882a593Smuzhiyun CFG_PCI_VENDOR_ID(CS5536_ISA_DEVICE_ID, CS5536_VENDOR_ID);
237*4882a593Smuzhiyun break;
238*4882a593Smuzhiyun case PCI_COMMAND:
239*4882a593Smuzhiyun /* we just check the first LBAR for the IO enable bit, */
240*4882a593Smuzhiyun /* maybe we should changed later. */
241*4882a593Smuzhiyun _rdmsr(DIVIL_MSR_REG(DIVIL_LBAR_SMB), &hi, &lo);
242*4882a593Smuzhiyun if (hi & 0x01)
243*4882a593Smuzhiyun conf_data |= PCI_COMMAND_IO;
244*4882a593Smuzhiyun break;
245*4882a593Smuzhiyun case PCI_STATUS:
246*4882a593Smuzhiyun conf_data |= PCI_STATUS_66MHZ;
247*4882a593Smuzhiyun conf_data |= PCI_STATUS_DEVSEL_MEDIUM;
248*4882a593Smuzhiyun conf_data |= PCI_STATUS_FAST_BACK;
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun _rdmsr(SB_MSR_REG(SB_ERROR), &hi, &lo);
251*4882a593Smuzhiyun if (lo & SB_TAS_ERR_FLAG)
252*4882a593Smuzhiyun conf_data |= PCI_STATUS_SIG_TARGET_ABORT;
253*4882a593Smuzhiyun if (lo & SB_TAR_ERR_FLAG)
254*4882a593Smuzhiyun conf_data |= PCI_STATUS_REC_TARGET_ABORT;
255*4882a593Smuzhiyun if (lo & SB_MAR_ERR_FLAG)
256*4882a593Smuzhiyun conf_data |= PCI_STATUS_REC_MASTER_ABORT;
257*4882a593Smuzhiyun if (lo & SB_PARE_ERR_FLAG)
258*4882a593Smuzhiyun conf_data |= PCI_STATUS_DETECTED_PARITY;
259*4882a593Smuzhiyun break;
260*4882a593Smuzhiyun case PCI_CLASS_REVISION:
261*4882a593Smuzhiyun _rdmsr(GLCP_MSR_REG(GLCP_CHIP_REV_ID), &hi, &lo);
262*4882a593Smuzhiyun conf_data = lo & 0x000000ff;
263*4882a593Smuzhiyun conf_data |= (CS5536_ISA_CLASS_CODE << 8);
264*4882a593Smuzhiyun break;
265*4882a593Smuzhiyun case PCI_CACHE_LINE_SIZE:
266*4882a593Smuzhiyun _rdmsr(SB_MSR_REG(SB_CTRL), &hi, &lo);
267*4882a593Smuzhiyun hi &= 0x000000f8;
268*4882a593Smuzhiyun conf_data = CFG_PCI_CACHE_LINE_SIZE(PCI_BRIDGE_HEADER_TYPE, hi);
269*4882a593Smuzhiyun break;
270*4882a593Smuzhiyun /*
271*4882a593Smuzhiyun * we only use the LBAR of DIVIL, no RCONF used.
272*4882a593Smuzhiyun * all of them are IO space.
273*4882a593Smuzhiyun */
274*4882a593Smuzhiyun case PCI_BAR0_REG:
275*4882a593Smuzhiyun return pci_isa_read_bar(0);
276*4882a593Smuzhiyun break;
277*4882a593Smuzhiyun case PCI_BAR1_REG:
278*4882a593Smuzhiyun return pci_isa_read_bar(1);
279*4882a593Smuzhiyun break;
280*4882a593Smuzhiyun case PCI_BAR2_REG:
281*4882a593Smuzhiyun return pci_isa_read_bar(2);
282*4882a593Smuzhiyun break;
283*4882a593Smuzhiyun case PCI_BAR3_REG:
284*4882a593Smuzhiyun break;
285*4882a593Smuzhiyun case PCI_BAR4_REG:
286*4882a593Smuzhiyun return pci_isa_read_bar(4);
287*4882a593Smuzhiyun break;
288*4882a593Smuzhiyun case PCI_BAR5_REG:
289*4882a593Smuzhiyun return pci_isa_read_bar(5);
290*4882a593Smuzhiyun break;
291*4882a593Smuzhiyun case PCI_CARDBUS_CIS:
292*4882a593Smuzhiyun conf_data = PCI_CARDBUS_CIS_POINTER;
293*4882a593Smuzhiyun break;
294*4882a593Smuzhiyun case PCI_SUBSYSTEM_VENDOR_ID:
295*4882a593Smuzhiyun conf_data =
296*4882a593Smuzhiyun CFG_PCI_VENDOR_ID(CS5536_ISA_SUB_ID, CS5536_SUB_VENDOR_ID);
297*4882a593Smuzhiyun break;
298*4882a593Smuzhiyun case PCI_ROM_ADDRESS:
299*4882a593Smuzhiyun conf_data = PCI_EXPANSION_ROM_BAR;
300*4882a593Smuzhiyun break;
301*4882a593Smuzhiyun case PCI_CAPABILITY_LIST:
302*4882a593Smuzhiyun conf_data = PCI_CAPLIST_POINTER;
303*4882a593Smuzhiyun break;
304*4882a593Smuzhiyun case PCI_INTERRUPT_LINE:
305*4882a593Smuzhiyun /* no interrupt used here */
306*4882a593Smuzhiyun conf_data = CFG_PCI_INTERRUPT_LINE(0x00, 0x00);
307*4882a593Smuzhiyun break;
308*4882a593Smuzhiyun default:
309*4882a593Smuzhiyun break;
310*4882a593Smuzhiyun }
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun return conf_data;
313*4882a593Smuzhiyun }
314*4882a593Smuzhiyun
315*4882a593Smuzhiyun /*
316*4882a593Smuzhiyun * The mfgpt timer interrupt is running early, so we must keep the south bridge
317*4882a593Smuzhiyun * mmio always enabled. Otherwise we may race with the PCI configuration which
318*4882a593Smuzhiyun * may temporarily disable it. When that happens and the timer interrupt fires,
319*4882a593Smuzhiyun * we are not able to clear it and the system will hang.
320*4882a593Smuzhiyun */
cs5536_isa_mmio_always_on(struct pci_dev * dev)321*4882a593Smuzhiyun static void cs5536_isa_mmio_always_on(struct pci_dev *dev)
322*4882a593Smuzhiyun {
323*4882a593Smuzhiyun dev->mmio_always_on = 1;
324*4882a593Smuzhiyun }
325*4882a593Smuzhiyun DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_CS5536_ISA,
326*4882a593Smuzhiyun PCI_CLASS_BRIDGE_ISA, 8, cs5536_isa_mmio_always_on);
327