1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * the IDE Virtual Support Module of AMD CS5536
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2007 Lemote, Inc.
6*4882a593Smuzhiyun * Author : jlliu, liujl@lemote.com
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * Copyright (C) 2009 Lemote, Inc.
9*4882a593Smuzhiyun * Author: Wu Zhangjin, wuzhangjin@gmail.com
10*4882a593Smuzhiyun */
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #include <cs5536/cs5536.h>
13*4882a593Smuzhiyun #include <cs5536/cs5536_pci.h>
14*4882a593Smuzhiyun
pci_ide_write_reg(int reg,u32 value)15*4882a593Smuzhiyun void pci_ide_write_reg(int reg, u32 value)
16*4882a593Smuzhiyun {
17*4882a593Smuzhiyun u32 hi = 0, lo = value;
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun switch (reg) {
20*4882a593Smuzhiyun case PCI_COMMAND:
21*4882a593Smuzhiyun _rdmsr(GLIU_MSR_REG(GLIU_PAE), &hi, &lo);
22*4882a593Smuzhiyun if (value & PCI_COMMAND_MASTER)
23*4882a593Smuzhiyun lo |= (0x03 << 4);
24*4882a593Smuzhiyun else
25*4882a593Smuzhiyun lo &= ~(0x03 << 4);
26*4882a593Smuzhiyun _wrmsr(GLIU_MSR_REG(GLIU_PAE), hi, lo);
27*4882a593Smuzhiyun break;
28*4882a593Smuzhiyun case PCI_STATUS:
29*4882a593Smuzhiyun if (value & PCI_STATUS_PARITY) {
30*4882a593Smuzhiyun _rdmsr(SB_MSR_REG(SB_ERROR), &hi, &lo);
31*4882a593Smuzhiyun if (lo & SB_PARE_ERR_FLAG) {
32*4882a593Smuzhiyun lo = (lo & 0x0000ffff) | SB_PARE_ERR_FLAG;
33*4882a593Smuzhiyun _wrmsr(SB_MSR_REG(SB_ERROR), hi, lo);
34*4882a593Smuzhiyun }
35*4882a593Smuzhiyun }
36*4882a593Smuzhiyun break;
37*4882a593Smuzhiyun case PCI_CACHE_LINE_SIZE:
38*4882a593Smuzhiyun value &= 0x0000ff00;
39*4882a593Smuzhiyun _rdmsr(SB_MSR_REG(SB_CTRL), &hi, &lo);
40*4882a593Smuzhiyun hi &= 0xffffff00;
41*4882a593Smuzhiyun hi |= (value >> 8);
42*4882a593Smuzhiyun _wrmsr(SB_MSR_REG(SB_CTRL), hi, lo);
43*4882a593Smuzhiyun break;
44*4882a593Smuzhiyun case PCI_BAR4_REG:
45*4882a593Smuzhiyun if (value == PCI_BAR_RANGE_MASK) {
46*4882a593Smuzhiyun _rdmsr(GLCP_MSR_REG(GLCP_SOFT_COM), &hi, &lo);
47*4882a593Smuzhiyun lo |= SOFT_BAR_IDE_FLAG;
48*4882a593Smuzhiyun _wrmsr(GLCP_MSR_REG(GLCP_SOFT_COM), hi, lo);
49*4882a593Smuzhiyun } else if (value & 0x01) {
50*4882a593Smuzhiyun _rdmsr(IDE_MSR_REG(IDE_IO_BAR), &hi, &lo);
51*4882a593Smuzhiyun lo = (value & 0xfffffff0) | 0x1;
52*4882a593Smuzhiyun _wrmsr(IDE_MSR_REG(IDE_IO_BAR), hi, lo);
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun value &= 0xfffffffc;
55*4882a593Smuzhiyun hi = 0x60000000 | ((value & 0x000ff000) >> 12);
56*4882a593Smuzhiyun lo = 0x000ffff0 | ((value & 0x00000fff) << 20);
57*4882a593Smuzhiyun _wrmsr(GLIU_MSR_REG(GLIU_IOD_BM2), hi, lo);
58*4882a593Smuzhiyun }
59*4882a593Smuzhiyun break;
60*4882a593Smuzhiyun case PCI_IDE_CFG_REG:
61*4882a593Smuzhiyun if (value == CS5536_IDE_FLASH_SIGNATURE) {
62*4882a593Smuzhiyun _rdmsr(DIVIL_MSR_REG(DIVIL_BALL_OPTS), &hi, &lo);
63*4882a593Smuzhiyun lo |= 0x01;
64*4882a593Smuzhiyun _wrmsr(DIVIL_MSR_REG(DIVIL_BALL_OPTS), hi, lo);
65*4882a593Smuzhiyun } else {
66*4882a593Smuzhiyun _rdmsr(IDE_MSR_REG(IDE_CFG), &hi, &lo);
67*4882a593Smuzhiyun lo = value;
68*4882a593Smuzhiyun _wrmsr(IDE_MSR_REG(IDE_CFG), hi, lo);
69*4882a593Smuzhiyun }
70*4882a593Smuzhiyun break;
71*4882a593Smuzhiyun case PCI_IDE_DTC_REG:
72*4882a593Smuzhiyun _rdmsr(IDE_MSR_REG(IDE_DTC), &hi, &lo);
73*4882a593Smuzhiyun lo = value;
74*4882a593Smuzhiyun _wrmsr(IDE_MSR_REG(IDE_DTC), hi, lo);
75*4882a593Smuzhiyun break;
76*4882a593Smuzhiyun case PCI_IDE_CAST_REG:
77*4882a593Smuzhiyun _rdmsr(IDE_MSR_REG(IDE_CAST), &hi, &lo);
78*4882a593Smuzhiyun lo = value;
79*4882a593Smuzhiyun _wrmsr(IDE_MSR_REG(IDE_CAST), hi, lo);
80*4882a593Smuzhiyun break;
81*4882a593Smuzhiyun case PCI_IDE_ETC_REG:
82*4882a593Smuzhiyun _rdmsr(IDE_MSR_REG(IDE_ETC), &hi, &lo);
83*4882a593Smuzhiyun lo = value;
84*4882a593Smuzhiyun _wrmsr(IDE_MSR_REG(IDE_ETC), hi, lo);
85*4882a593Smuzhiyun break;
86*4882a593Smuzhiyun case PCI_IDE_PM_REG:
87*4882a593Smuzhiyun _rdmsr(IDE_MSR_REG(IDE_INTERNAL_PM), &hi, &lo);
88*4882a593Smuzhiyun lo = value;
89*4882a593Smuzhiyun _wrmsr(IDE_MSR_REG(IDE_INTERNAL_PM), hi, lo);
90*4882a593Smuzhiyun break;
91*4882a593Smuzhiyun default:
92*4882a593Smuzhiyun break;
93*4882a593Smuzhiyun }
94*4882a593Smuzhiyun }
95*4882a593Smuzhiyun
pci_ide_read_reg(int reg)96*4882a593Smuzhiyun u32 pci_ide_read_reg(int reg)
97*4882a593Smuzhiyun {
98*4882a593Smuzhiyun u32 conf_data = 0;
99*4882a593Smuzhiyun u32 hi, lo;
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun switch (reg) {
102*4882a593Smuzhiyun case PCI_VENDOR_ID:
103*4882a593Smuzhiyun conf_data =
104*4882a593Smuzhiyun CFG_PCI_VENDOR_ID(CS5536_IDE_DEVICE_ID, CS5536_VENDOR_ID);
105*4882a593Smuzhiyun break;
106*4882a593Smuzhiyun case PCI_COMMAND:
107*4882a593Smuzhiyun _rdmsr(IDE_MSR_REG(IDE_IO_BAR), &hi, &lo);
108*4882a593Smuzhiyun if (lo & 0xfffffff0)
109*4882a593Smuzhiyun conf_data |= PCI_COMMAND_IO;
110*4882a593Smuzhiyun _rdmsr(GLIU_MSR_REG(GLIU_PAE), &hi, &lo);
111*4882a593Smuzhiyun if ((lo & 0x30) == 0x30)
112*4882a593Smuzhiyun conf_data |= PCI_COMMAND_MASTER;
113*4882a593Smuzhiyun break;
114*4882a593Smuzhiyun case PCI_STATUS:
115*4882a593Smuzhiyun conf_data |= PCI_STATUS_66MHZ;
116*4882a593Smuzhiyun conf_data |= PCI_STATUS_FAST_BACK;
117*4882a593Smuzhiyun _rdmsr(SB_MSR_REG(SB_ERROR), &hi, &lo);
118*4882a593Smuzhiyun if (lo & SB_PARE_ERR_FLAG)
119*4882a593Smuzhiyun conf_data |= PCI_STATUS_PARITY;
120*4882a593Smuzhiyun conf_data |= PCI_STATUS_DEVSEL_MEDIUM;
121*4882a593Smuzhiyun break;
122*4882a593Smuzhiyun case PCI_CLASS_REVISION:
123*4882a593Smuzhiyun _rdmsr(IDE_MSR_REG(IDE_CAP), &hi, &lo);
124*4882a593Smuzhiyun conf_data = lo & 0x000000ff;
125*4882a593Smuzhiyun conf_data |= (CS5536_IDE_CLASS_CODE << 8);
126*4882a593Smuzhiyun break;
127*4882a593Smuzhiyun case PCI_CACHE_LINE_SIZE:
128*4882a593Smuzhiyun _rdmsr(SB_MSR_REG(SB_CTRL), &hi, &lo);
129*4882a593Smuzhiyun hi &= 0x000000f8;
130*4882a593Smuzhiyun conf_data = CFG_PCI_CACHE_LINE_SIZE(PCI_NORMAL_HEADER_TYPE, hi);
131*4882a593Smuzhiyun break;
132*4882a593Smuzhiyun case PCI_BAR4_REG:
133*4882a593Smuzhiyun _rdmsr(GLCP_MSR_REG(GLCP_SOFT_COM), &hi, &lo);
134*4882a593Smuzhiyun if (lo & SOFT_BAR_IDE_FLAG) {
135*4882a593Smuzhiyun conf_data = CS5536_IDE_RANGE |
136*4882a593Smuzhiyun PCI_BASE_ADDRESS_SPACE_IO;
137*4882a593Smuzhiyun lo &= ~SOFT_BAR_IDE_FLAG;
138*4882a593Smuzhiyun _wrmsr(GLCP_MSR_REG(GLCP_SOFT_COM), hi, lo);
139*4882a593Smuzhiyun } else {
140*4882a593Smuzhiyun _rdmsr(IDE_MSR_REG(IDE_IO_BAR), &hi, &lo);
141*4882a593Smuzhiyun conf_data = lo & 0xfffffff0;
142*4882a593Smuzhiyun conf_data |= 0x01;
143*4882a593Smuzhiyun conf_data &= ~0x02;
144*4882a593Smuzhiyun }
145*4882a593Smuzhiyun break;
146*4882a593Smuzhiyun case PCI_CARDBUS_CIS:
147*4882a593Smuzhiyun conf_data = PCI_CARDBUS_CIS_POINTER;
148*4882a593Smuzhiyun break;
149*4882a593Smuzhiyun case PCI_SUBSYSTEM_VENDOR_ID:
150*4882a593Smuzhiyun conf_data =
151*4882a593Smuzhiyun CFG_PCI_VENDOR_ID(CS5536_IDE_SUB_ID, CS5536_SUB_VENDOR_ID);
152*4882a593Smuzhiyun break;
153*4882a593Smuzhiyun case PCI_ROM_ADDRESS:
154*4882a593Smuzhiyun conf_data = PCI_EXPANSION_ROM_BAR;
155*4882a593Smuzhiyun break;
156*4882a593Smuzhiyun case PCI_CAPABILITY_LIST:
157*4882a593Smuzhiyun conf_data = PCI_CAPLIST_POINTER;
158*4882a593Smuzhiyun break;
159*4882a593Smuzhiyun case PCI_INTERRUPT_LINE:
160*4882a593Smuzhiyun conf_data =
161*4882a593Smuzhiyun CFG_PCI_INTERRUPT_LINE(PCI_DEFAULT_PIN, CS5536_IDE_INTR);
162*4882a593Smuzhiyun break;
163*4882a593Smuzhiyun case PCI_IDE_CFG_REG:
164*4882a593Smuzhiyun _rdmsr(IDE_MSR_REG(IDE_CFG), &hi, &lo);
165*4882a593Smuzhiyun conf_data = lo;
166*4882a593Smuzhiyun break;
167*4882a593Smuzhiyun case PCI_IDE_DTC_REG:
168*4882a593Smuzhiyun _rdmsr(IDE_MSR_REG(IDE_DTC), &hi, &lo);
169*4882a593Smuzhiyun conf_data = lo;
170*4882a593Smuzhiyun break;
171*4882a593Smuzhiyun case PCI_IDE_CAST_REG:
172*4882a593Smuzhiyun _rdmsr(IDE_MSR_REG(IDE_CAST), &hi, &lo);
173*4882a593Smuzhiyun conf_data = lo;
174*4882a593Smuzhiyun break;
175*4882a593Smuzhiyun case PCI_IDE_ETC_REG:
176*4882a593Smuzhiyun _rdmsr(IDE_MSR_REG(IDE_ETC), &hi, &lo);
177*4882a593Smuzhiyun conf_data = lo;
178*4882a593Smuzhiyun break;
179*4882a593Smuzhiyun case PCI_IDE_PM_REG:
180*4882a593Smuzhiyun _rdmsr(IDE_MSR_REG(IDE_INTERNAL_PM), &hi, &lo);
181*4882a593Smuzhiyun conf_data = lo;
182*4882a593Smuzhiyun break;
183*4882a593Smuzhiyun default:
184*4882a593Smuzhiyun break;
185*4882a593Smuzhiyun }
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun return conf_data;
188*4882a593Smuzhiyun }
189