1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * the EHCI Virtual Support Module of AMD CS5536
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2007 Lemote, Inc.
6*4882a593Smuzhiyun * Author : jlliu, liujl@lemote.com
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * Copyright (C) 2009 Lemote, Inc.
9*4882a593Smuzhiyun * Author: Wu Zhangjin, wuzhangjin@gmail.com
10*4882a593Smuzhiyun */
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #include <cs5536/cs5536.h>
13*4882a593Smuzhiyun #include <cs5536/cs5536_pci.h>
14*4882a593Smuzhiyun
pci_ehci_write_reg(int reg,u32 value)15*4882a593Smuzhiyun void pci_ehci_write_reg(int reg, u32 value)
16*4882a593Smuzhiyun {
17*4882a593Smuzhiyun u32 hi = 0, lo = value;
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun switch (reg) {
20*4882a593Smuzhiyun case PCI_COMMAND:
21*4882a593Smuzhiyun _rdmsr(USB_MSR_REG(USB_EHCI), &hi, &lo);
22*4882a593Smuzhiyun if (value & PCI_COMMAND_MASTER)
23*4882a593Smuzhiyun hi |= PCI_COMMAND_MASTER;
24*4882a593Smuzhiyun else
25*4882a593Smuzhiyun hi &= ~PCI_COMMAND_MASTER;
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun if (value & PCI_COMMAND_MEMORY)
28*4882a593Smuzhiyun hi |= PCI_COMMAND_MEMORY;
29*4882a593Smuzhiyun else
30*4882a593Smuzhiyun hi &= ~PCI_COMMAND_MEMORY;
31*4882a593Smuzhiyun _wrmsr(USB_MSR_REG(USB_EHCI), hi, lo);
32*4882a593Smuzhiyun break;
33*4882a593Smuzhiyun case PCI_STATUS:
34*4882a593Smuzhiyun if (value & PCI_STATUS_PARITY) {
35*4882a593Smuzhiyun _rdmsr(SB_MSR_REG(SB_ERROR), &hi, &lo);
36*4882a593Smuzhiyun if (lo & SB_PARE_ERR_FLAG) {
37*4882a593Smuzhiyun lo = (lo & 0x0000ffff) | SB_PARE_ERR_FLAG;
38*4882a593Smuzhiyun _wrmsr(SB_MSR_REG(SB_ERROR), hi, lo);
39*4882a593Smuzhiyun }
40*4882a593Smuzhiyun }
41*4882a593Smuzhiyun break;
42*4882a593Smuzhiyun case PCI_BAR0_REG:
43*4882a593Smuzhiyun if (value == PCI_BAR_RANGE_MASK) {
44*4882a593Smuzhiyun _rdmsr(GLCP_MSR_REG(GLCP_SOFT_COM), &hi, &lo);
45*4882a593Smuzhiyun lo |= SOFT_BAR_EHCI_FLAG;
46*4882a593Smuzhiyun _wrmsr(GLCP_MSR_REG(GLCP_SOFT_COM), hi, lo);
47*4882a593Smuzhiyun } else if ((value & 0x01) == 0x00) {
48*4882a593Smuzhiyun _rdmsr(USB_MSR_REG(USB_EHCI), &hi, &lo);
49*4882a593Smuzhiyun lo = value;
50*4882a593Smuzhiyun _wrmsr(USB_MSR_REG(USB_EHCI), hi, lo);
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun value &= 0xfffffff0;
53*4882a593Smuzhiyun hi = 0x40000000 | ((value & 0xff000000) >> 24);
54*4882a593Smuzhiyun lo = 0x000fffff | ((value & 0x00fff000) << 8);
55*4882a593Smuzhiyun _wrmsr(GLIU_MSR_REG(GLIU_P2D_BM4), hi, lo);
56*4882a593Smuzhiyun }
57*4882a593Smuzhiyun break;
58*4882a593Smuzhiyun case PCI_EHCI_LEGSMIEN_REG:
59*4882a593Smuzhiyun _rdmsr(USB_MSR_REG(USB_EHCI), &hi, &lo);
60*4882a593Smuzhiyun hi &= 0x003f0000;
61*4882a593Smuzhiyun hi |= (value & 0x3f) << 16;
62*4882a593Smuzhiyun _wrmsr(USB_MSR_REG(USB_EHCI), hi, lo);
63*4882a593Smuzhiyun break;
64*4882a593Smuzhiyun case PCI_EHCI_FLADJ_REG:
65*4882a593Smuzhiyun _rdmsr(USB_MSR_REG(USB_EHCI), &hi, &lo);
66*4882a593Smuzhiyun hi &= ~0x00003f00;
67*4882a593Smuzhiyun hi |= value & 0x00003f00;
68*4882a593Smuzhiyun _wrmsr(USB_MSR_REG(USB_EHCI), hi, lo);
69*4882a593Smuzhiyun break;
70*4882a593Smuzhiyun default:
71*4882a593Smuzhiyun break;
72*4882a593Smuzhiyun }
73*4882a593Smuzhiyun }
74*4882a593Smuzhiyun
pci_ehci_read_reg(int reg)75*4882a593Smuzhiyun u32 pci_ehci_read_reg(int reg)
76*4882a593Smuzhiyun {
77*4882a593Smuzhiyun u32 conf_data = 0;
78*4882a593Smuzhiyun u32 hi, lo;
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun switch (reg) {
81*4882a593Smuzhiyun case PCI_VENDOR_ID:
82*4882a593Smuzhiyun conf_data =
83*4882a593Smuzhiyun CFG_PCI_VENDOR_ID(CS5536_EHCI_DEVICE_ID, CS5536_VENDOR_ID);
84*4882a593Smuzhiyun break;
85*4882a593Smuzhiyun case PCI_COMMAND:
86*4882a593Smuzhiyun _rdmsr(USB_MSR_REG(USB_EHCI), &hi, &lo);
87*4882a593Smuzhiyun if (hi & PCI_COMMAND_MASTER)
88*4882a593Smuzhiyun conf_data |= PCI_COMMAND_MASTER;
89*4882a593Smuzhiyun if (hi & PCI_COMMAND_MEMORY)
90*4882a593Smuzhiyun conf_data |= PCI_COMMAND_MEMORY;
91*4882a593Smuzhiyun break;
92*4882a593Smuzhiyun case PCI_STATUS:
93*4882a593Smuzhiyun conf_data |= PCI_STATUS_66MHZ;
94*4882a593Smuzhiyun conf_data |= PCI_STATUS_FAST_BACK;
95*4882a593Smuzhiyun _rdmsr(SB_MSR_REG(SB_ERROR), &hi, &lo);
96*4882a593Smuzhiyun if (lo & SB_PARE_ERR_FLAG)
97*4882a593Smuzhiyun conf_data |= PCI_STATUS_PARITY;
98*4882a593Smuzhiyun conf_data |= PCI_STATUS_DEVSEL_MEDIUM;
99*4882a593Smuzhiyun break;
100*4882a593Smuzhiyun case PCI_CLASS_REVISION:
101*4882a593Smuzhiyun _rdmsr(USB_MSR_REG(USB_CAP), &hi, &lo);
102*4882a593Smuzhiyun conf_data = lo & 0x000000ff;
103*4882a593Smuzhiyun conf_data |= (CS5536_EHCI_CLASS_CODE << 8);
104*4882a593Smuzhiyun break;
105*4882a593Smuzhiyun case PCI_CACHE_LINE_SIZE:
106*4882a593Smuzhiyun conf_data =
107*4882a593Smuzhiyun CFG_PCI_CACHE_LINE_SIZE(PCI_NORMAL_HEADER_TYPE,
108*4882a593Smuzhiyun PCI_NORMAL_LATENCY_TIMER);
109*4882a593Smuzhiyun break;
110*4882a593Smuzhiyun case PCI_BAR0_REG:
111*4882a593Smuzhiyun _rdmsr(GLCP_MSR_REG(GLCP_SOFT_COM), &hi, &lo);
112*4882a593Smuzhiyun if (lo & SOFT_BAR_EHCI_FLAG) {
113*4882a593Smuzhiyun conf_data = CS5536_EHCI_RANGE |
114*4882a593Smuzhiyun PCI_BASE_ADDRESS_SPACE_MEMORY;
115*4882a593Smuzhiyun lo &= ~SOFT_BAR_EHCI_FLAG;
116*4882a593Smuzhiyun _wrmsr(GLCP_MSR_REG(GLCP_SOFT_COM), hi, lo);
117*4882a593Smuzhiyun } else {
118*4882a593Smuzhiyun _rdmsr(USB_MSR_REG(USB_EHCI), &hi, &lo);
119*4882a593Smuzhiyun conf_data = lo & 0xfffff000;
120*4882a593Smuzhiyun }
121*4882a593Smuzhiyun break;
122*4882a593Smuzhiyun case PCI_CARDBUS_CIS:
123*4882a593Smuzhiyun conf_data = PCI_CARDBUS_CIS_POINTER;
124*4882a593Smuzhiyun break;
125*4882a593Smuzhiyun case PCI_SUBSYSTEM_VENDOR_ID:
126*4882a593Smuzhiyun conf_data =
127*4882a593Smuzhiyun CFG_PCI_VENDOR_ID(CS5536_EHCI_SUB_ID, CS5536_SUB_VENDOR_ID);
128*4882a593Smuzhiyun break;
129*4882a593Smuzhiyun case PCI_ROM_ADDRESS:
130*4882a593Smuzhiyun conf_data = PCI_EXPANSION_ROM_BAR;
131*4882a593Smuzhiyun break;
132*4882a593Smuzhiyun case PCI_CAPABILITY_LIST:
133*4882a593Smuzhiyun conf_data = PCI_CAPLIST_USB_POINTER;
134*4882a593Smuzhiyun break;
135*4882a593Smuzhiyun case PCI_INTERRUPT_LINE:
136*4882a593Smuzhiyun conf_data =
137*4882a593Smuzhiyun CFG_PCI_INTERRUPT_LINE(PCI_DEFAULT_PIN, CS5536_USB_INTR);
138*4882a593Smuzhiyun break;
139*4882a593Smuzhiyun case PCI_EHCI_LEGSMIEN_REG:
140*4882a593Smuzhiyun _rdmsr(USB_MSR_REG(USB_EHCI), &hi, &lo);
141*4882a593Smuzhiyun conf_data = (hi & 0x003f0000) >> 16;
142*4882a593Smuzhiyun break;
143*4882a593Smuzhiyun case PCI_EHCI_LEGSMISTS_REG:
144*4882a593Smuzhiyun _rdmsr(USB_MSR_REG(USB_EHCI), &hi, &lo);
145*4882a593Smuzhiyun conf_data = (hi & 0x3f000000) >> 24;
146*4882a593Smuzhiyun break;
147*4882a593Smuzhiyun case PCI_EHCI_FLADJ_REG:
148*4882a593Smuzhiyun _rdmsr(USB_MSR_REG(USB_EHCI), &hi, &lo);
149*4882a593Smuzhiyun conf_data = hi & 0x00003f00;
150*4882a593Smuzhiyun break;
151*4882a593Smuzhiyun default:
152*4882a593Smuzhiyun break;
153*4882a593Smuzhiyun }
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun return conf_data;
156*4882a593Smuzhiyun }
157