xref: /OK3568_Linux_fs/kernel/arch/mips/loongson2ef/common/cs5536/cs5536_acc.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * the ACC Virtual Support Module of AMD CS5536
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2007 Lemote, Inc.
6*4882a593Smuzhiyun  * Author : jlliu, liujl@lemote.com
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * Copyright (C) 2009 Lemote, Inc.
9*4882a593Smuzhiyun  * Author: Wu Zhangjin, wuzhangjin@gmail.com
10*4882a593Smuzhiyun  */
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #include <cs5536/cs5536.h>
13*4882a593Smuzhiyun #include <cs5536/cs5536_pci.h>
14*4882a593Smuzhiyun 
pci_acc_write_reg(int reg,u32 value)15*4882a593Smuzhiyun void pci_acc_write_reg(int reg, u32 value)
16*4882a593Smuzhiyun {
17*4882a593Smuzhiyun 	u32 hi = 0, lo = value;
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun 	switch (reg) {
20*4882a593Smuzhiyun 	case PCI_COMMAND:
21*4882a593Smuzhiyun 		_rdmsr(GLIU_MSR_REG(GLIU_PAE), &hi, &lo);
22*4882a593Smuzhiyun 		if (value & PCI_COMMAND_MASTER)
23*4882a593Smuzhiyun 			lo |= (0x03 << 8);
24*4882a593Smuzhiyun 		else
25*4882a593Smuzhiyun 			lo &= ~(0x03 << 8);
26*4882a593Smuzhiyun 		_wrmsr(GLIU_MSR_REG(GLIU_PAE), hi, lo);
27*4882a593Smuzhiyun 		break;
28*4882a593Smuzhiyun 	case PCI_STATUS:
29*4882a593Smuzhiyun 		if (value & PCI_STATUS_PARITY) {
30*4882a593Smuzhiyun 			_rdmsr(SB_MSR_REG(SB_ERROR), &hi, &lo);
31*4882a593Smuzhiyun 			if (lo & SB_PARE_ERR_FLAG) {
32*4882a593Smuzhiyun 				lo = (lo & 0x0000ffff) | SB_PARE_ERR_FLAG;
33*4882a593Smuzhiyun 				_wrmsr(SB_MSR_REG(SB_ERROR), hi, lo);
34*4882a593Smuzhiyun 			}
35*4882a593Smuzhiyun 		}
36*4882a593Smuzhiyun 		break;
37*4882a593Smuzhiyun 	case PCI_BAR0_REG:
38*4882a593Smuzhiyun 		if (value == PCI_BAR_RANGE_MASK) {
39*4882a593Smuzhiyun 			_rdmsr(GLCP_MSR_REG(GLCP_SOFT_COM), &hi, &lo);
40*4882a593Smuzhiyun 			lo |= SOFT_BAR_ACC_FLAG;
41*4882a593Smuzhiyun 			_wrmsr(GLCP_MSR_REG(GLCP_SOFT_COM), hi, lo);
42*4882a593Smuzhiyun 		} else if (value & 0x01) {
43*4882a593Smuzhiyun 			value &= 0xfffffffc;
44*4882a593Smuzhiyun 			hi = 0xA0000000 | ((value & 0x000ff000) >> 12);
45*4882a593Smuzhiyun 			lo = 0x000fff80 | ((value & 0x00000fff) << 20);
46*4882a593Smuzhiyun 			_wrmsr(GLIU_MSR_REG(GLIU_IOD_BM1), hi, lo);
47*4882a593Smuzhiyun 		}
48*4882a593Smuzhiyun 		break;
49*4882a593Smuzhiyun 	case PCI_ACC_INT_REG:
50*4882a593Smuzhiyun 		_rdmsr(DIVIL_MSR_REG(PIC_YSEL_LOW), &hi, &lo);
51*4882a593Smuzhiyun 		/* disable all the usb interrupt in PIC */
52*4882a593Smuzhiyun 		lo &= ~(0xf << PIC_YSEL_LOW_ACC_SHIFT);
53*4882a593Smuzhiyun 		if (value)	/* enable all the acc interrupt in PIC */
54*4882a593Smuzhiyun 			lo |= (CS5536_ACC_INTR << PIC_YSEL_LOW_ACC_SHIFT);
55*4882a593Smuzhiyun 		_wrmsr(DIVIL_MSR_REG(PIC_YSEL_LOW), hi, lo);
56*4882a593Smuzhiyun 		break;
57*4882a593Smuzhiyun 	default:
58*4882a593Smuzhiyun 		break;
59*4882a593Smuzhiyun 	}
60*4882a593Smuzhiyun }
61*4882a593Smuzhiyun 
pci_acc_read_reg(int reg)62*4882a593Smuzhiyun u32 pci_acc_read_reg(int reg)
63*4882a593Smuzhiyun {
64*4882a593Smuzhiyun 	u32 hi, lo;
65*4882a593Smuzhiyun 	u32 conf_data = 0;
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun 	switch (reg) {
68*4882a593Smuzhiyun 	case PCI_VENDOR_ID:
69*4882a593Smuzhiyun 		conf_data =
70*4882a593Smuzhiyun 		    CFG_PCI_VENDOR_ID(CS5536_ACC_DEVICE_ID, CS5536_VENDOR_ID);
71*4882a593Smuzhiyun 		break;
72*4882a593Smuzhiyun 	case PCI_COMMAND:
73*4882a593Smuzhiyun 		_rdmsr(GLIU_MSR_REG(GLIU_IOD_BM1), &hi, &lo);
74*4882a593Smuzhiyun 		if (((lo & 0xfff00000) || (hi & 0x000000ff))
75*4882a593Smuzhiyun 		    && ((hi & 0xf0000000) == 0xa0000000))
76*4882a593Smuzhiyun 			conf_data |= PCI_COMMAND_IO;
77*4882a593Smuzhiyun 		_rdmsr(GLIU_MSR_REG(GLIU_PAE), &hi, &lo);
78*4882a593Smuzhiyun 		if ((lo & 0x300) == 0x300)
79*4882a593Smuzhiyun 			conf_data |= PCI_COMMAND_MASTER;
80*4882a593Smuzhiyun 		break;
81*4882a593Smuzhiyun 	case PCI_STATUS:
82*4882a593Smuzhiyun 		conf_data |= PCI_STATUS_66MHZ;
83*4882a593Smuzhiyun 		conf_data |= PCI_STATUS_FAST_BACK;
84*4882a593Smuzhiyun 		_rdmsr(SB_MSR_REG(SB_ERROR), &hi, &lo);
85*4882a593Smuzhiyun 		if (lo & SB_PARE_ERR_FLAG)
86*4882a593Smuzhiyun 			conf_data |= PCI_STATUS_PARITY;
87*4882a593Smuzhiyun 		conf_data |= PCI_STATUS_DEVSEL_MEDIUM;
88*4882a593Smuzhiyun 		break;
89*4882a593Smuzhiyun 	case PCI_CLASS_REVISION:
90*4882a593Smuzhiyun 		_rdmsr(ACC_MSR_REG(ACC_CAP), &hi, &lo);
91*4882a593Smuzhiyun 		conf_data = lo & 0x000000ff;
92*4882a593Smuzhiyun 		conf_data |= (CS5536_ACC_CLASS_CODE << 8);
93*4882a593Smuzhiyun 		break;
94*4882a593Smuzhiyun 	case PCI_CACHE_LINE_SIZE:
95*4882a593Smuzhiyun 		conf_data =
96*4882a593Smuzhiyun 		    CFG_PCI_CACHE_LINE_SIZE(PCI_NORMAL_HEADER_TYPE,
97*4882a593Smuzhiyun 					    PCI_NORMAL_LATENCY_TIMER);
98*4882a593Smuzhiyun 		break;
99*4882a593Smuzhiyun 	case PCI_BAR0_REG:
100*4882a593Smuzhiyun 		_rdmsr(GLCP_MSR_REG(GLCP_SOFT_COM), &hi, &lo);
101*4882a593Smuzhiyun 		if (lo & SOFT_BAR_ACC_FLAG) {
102*4882a593Smuzhiyun 			conf_data = CS5536_ACC_RANGE |
103*4882a593Smuzhiyun 			    PCI_BASE_ADDRESS_SPACE_IO;
104*4882a593Smuzhiyun 			lo &= ~SOFT_BAR_ACC_FLAG;
105*4882a593Smuzhiyun 			_wrmsr(GLCP_MSR_REG(GLCP_SOFT_COM), hi, lo);
106*4882a593Smuzhiyun 		} else {
107*4882a593Smuzhiyun 			_rdmsr(GLIU_MSR_REG(GLIU_IOD_BM1), &hi, &lo);
108*4882a593Smuzhiyun 			conf_data = (hi & 0x000000ff) << 12;
109*4882a593Smuzhiyun 			conf_data |= (lo & 0xfff00000) >> 20;
110*4882a593Smuzhiyun 			conf_data |= 0x01;
111*4882a593Smuzhiyun 			conf_data &= ~0x02;
112*4882a593Smuzhiyun 		}
113*4882a593Smuzhiyun 		break;
114*4882a593Smuzhiyun 	case PCI_CARDBUS_CIS:
115*4882a593Smuzhiyun 		conf_data = PCI_CARDBUS_CIS_POINTER;
116*4882a593Smuzhiyun 		break;
117*4882a593Smuzhiyun 	case PCI_SUBSYSTEM_VENDOR_ID:
118*4882a593Smuzhiyun 		conf_data =
119*4882a593Smuzhiyun 		    CFG_PCI_VENDOR_ID(CS5536_ACC_SUB_ID, CS5536_SUB_VENDOR_ID);
120*4882a593Smuzhiyun 		break;
121*4882a593Smuzhiyun 	case PCI_ROM_ADDRESS:
122*4882a593Smuzhiyun 		conf_data = PCI_EXPANSION_ROM_BAR;
123*4882a593Smuzhiyun 		break;
124*4882a593Smuzhiyun 	case PCI_CAPABILITY_LIST:
125*4882a593Smuzhiyun 		conf_data = PCI_CAPLIST_USB_POINTER;
126*4882a593Smuzhiyun 		break;
127*4882a593Smuzhiyun 	case PCI_INTERRUPT_LINE:
128*4882a593Smuzhiyun 		conf_data =
129*4882a593Smuzhiyun 		    CFG_PCI_INTERRUPT_LINE(PCI_DEFAULT_PIN, CS5536_ACC_INTR);
130*4882a593Smuzhiyun 		break;
131*4882a593Smuzhiyun 	default:
132*4882a593Smuzhiyun 		break;
133*4882a593Smuzhiyun 	}
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun 	return conf_data;
136*4882a593Smuzhiyun }
137