1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Copyright (C) 2011 Thomas Langer <thomas.langer@lantiq.com>
5*4882a593Smuzhiyun * Copyright (C) 2011 John Crispin <john@phrozen.org>
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <linux/ioport.h>
9*4882a593Smuzhiyun #include <linux/export.h>
10*4882a593Smuzhiyun #include <linux/clkdev.h>
11*4882a593Smuzhiyun #include <linux/of_address.h>
12*4882a593Smuzhiyun #include <asm/delay.h>
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun #include <lantiq_soc.h>
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun #include "../clk.h"
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun /* infrastructure control register */
19*4882a593Smuzhiyun #define SYS1_INFRAC 0x00bc
20*4882a593Smuzhiyun /* Configuration fuses for drivers and pll */
21*4882a593Smuzhiyun #define STATUS_CONFIG 0x0040
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun /* GPE frequency selection */
24*4882a593Smuzhiyun #define GPPC_OFFSET 24
25*4882a593Smuzhiyun #define GPEFREQ_MASK 0x0000C00
26*4882a593Smuzhiyun #define GPEFREQ_OFFSET 10
27*4882a593Smuzhiyun /* Clock status register */
28*4882a593Smuzhiyun #define SYSCTL_CLKS 0x0000
29*4882a593Smuzhiyun /* Clock enable register */
30*4882a593Smuzhiyun #define SYSCTL_CLKEN 0x0004
31*4882a593Smuzhiyun /* Clock clear register */
32*4882a593Smuzhiyun #define SYSCTL_CLKCLR 0x0008
33*4882a593Smuzhiyun /* Activation Status Register */
34*4882a593Smuzhiyun #define SYSCTL_ACTS 0x0020
35*4882a593Smuzhiyun /* Activation Register */
36*4882a593Smuzhiyun #define SYSCTL_ACT 0x0024
37*4882a593Smuzhiyun /* Deactivation Register */
38*4882a593Smuzhiyun #define SYSCTL_DEACT 0x0028
39*4882a593Smuzhiyun /* reboot Register */
40*4882a593Smuzhiyun #define SYSCTL_RBT 0x002c
41*4882a593Smuzhiyun /* CPU0 Clock Control Register */
42*4882a593Smuzhiyun #define SYS1_CPU0CC 0x0040
43*4882a593Smuzhiyun /* HRST_OUT_N Control Register */
44*4882a593Smuzhiyun #define SYS1_HRSTOUTC 0x00c0
45*4882a593Smuzhiyun /* clock divider bit */
46*4882a593Smuzhiyun #define CPU0CC_CPUDIV 0x0001
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun /* Activation Status Register */
49*4882a593Smuzhiyun #define ACTS_ASC0_ACT 0x00001000
50*4882a593Smuzhiyun #define ACTS_SSC0 0x00002000
51*4882a593Smuzhiyun #define ACTS_ASC1_ACT 0x00000800
52*4882a593Smuzhiyun #define ACTS_I2C_ACT 0x00004000
53*4882a593Smuzhiyun #define ACTS_P0 0x00010000
54*4882a593Smuzhiyun #define ACTS_P1 0x00010000
55*4882a593Smuzhiyun #define ACTS_P2 0x00020000
56*4882a593Smuzhiyun #define ACTS_P3 0x00020000
57*4882a593Smuzhiyun #define ACTS_P4 0x00040000
58*4882a593Smuzhiyun #define ACTS_PADCTRL0 0x00100000
59*4882a593Smuzhiyun #define ACTS_PADCTRL1 0x00100000
60*4882a593Smuzhiyun #define ACTS_PADCTRL2 0x00200000
61*4882a593Smuzhiyun #define ACTS_PADCTRL3 0x00200000
62*4882a593Smuzhiyun #define ACTS_PADCTRL4 0x00400000
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun #define sysctl_w32(m, x, y) ltq_w32((x), sysctl_membase[m] + (y))
65*4882a593Smuzhiyun #define sysctl_r32(m, x) ltq_r32(sysctl_membase[m] + (x))
66*4882a593Smuzhiyun #define sysctl_w32_mask(m, clear, set, reg) \
67*4882a593Smuzhiyun sysctl_w32(m, (sysctl_r32(m, reg) & ~(clear)) | (set), reg)
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun #define status_w32(x, y) ltq_w32((x), status_membase + (y))
70*4882a593Smuzhiyun #define status_r32(x) ltq_r32(status_membase + (x))
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun static void __iomem *sysctl_membase[3], *status_membase;
73*4882a593Smuzhiyun void __iomem *ltq_sys1_membase, *ltq_ebu_membase;
74*4882a593Smuzhiyun
falcon_trigger_hrst(int level)75*4882a593Smuzhiyun void falcon_trigger_hrst(int level)
76*4882a593Smuzhiyun {
77*4882a593Smuzhiyun sysctl_w32(SYSCTL_SYS1, level & 1, SYS1_HRSTOUTC);
78*4882a593Smuzhiyun }
79*4882a593Smuzhiyun
sysctl_wait(struct clk * clk,unsigned int test,unsigned int reg)80*4882a593Smuzhiyun static inline void sysctl_wait(struct clk *clk,
81*4882a593Smuzhiyun unsigned int test, unsigned int reg)
82*4882a593Smuzhiyun {
83*4882a593Smuzhiyun int err = 1000000;
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun do {} while (--err && ((sysctl_r32(clk->module, reg)
86*4882a593Smuzhiyun & clk->bits) != test));
87*4882a593Smuzhiyun if (!err)
88*4882a593Smuzhiyun pr_err("module de/activation failed %d %08X %08X %08X\n",
89*4882a593Smuzhiyun clk->module, clk->bits, test,
90*4882a593Smuzhiyun sysctl_r32(clk->module, reg) & clk->bits);
91*4882a593Smuzhiyun }
92*4882a593Smuzhiyun
sysctl_activate(struct clk * clk)93*4882a593Smuzhiyun static int sysctl_activate(struct clk *clk)
94*4882a593Smuzhiyun {
95*4882a593Smuzhiyun sysctl_w32(clk->module, clk->bits, SYSCTL_CLKEN);
96*4882a593Smuzhiyun sysctl_w32(clk->module, clk->bits, SYSCTL_ACT);
97*4882a593Smuzhiyun sysctl_wait(clk, clk->bits, SYSCTL_ACTS);
98*4882a593Smuzhiyun return 0;
99*4882a593Smuzhiyun }
100*4882a593Smuzhiyun
sysctl_deactivate(struct clk * clk)101*4882a593Smuzhiyun static void sysctl_deactivate(struct clk *clk)
102*4882a593Smuzhiyun {
103*4882a593Smuzhiyun sysctl_w32(clk->module, clk->bits, SYSCTL_CLKCLR);
104*4882a593Smuzhiyun sysctl_w32(clk->module, clk->bits, SYSCTL_DEACT);
105*4882a593Smuzhiyun sysctl_wait(clk, 0, SYSCTL_ACTS);
106*4882a593Smuzhiyun }
107*4882a593Smuzhiyun
sysctl_clken(struct clk * clk)108*4882a593Smuzhiyun static int sysctl_clken(struct clk *clk)
109*4882a593Smuzhiyun {
110*4882a593Smuzhiyun sysctl_w32(clk->module, clk->bits, SYSCTL_CLKEN);
111*4882a593Smuzhiyun sysctl_w32(clk->module, clk->bits, SYSCTL_ACT);
112*4882a593Smuzhiyun sysctl_wait(clk, clk->bits, SYSCTL_CLKS);
113*4882a593Smuzhiyun return 0;
114*4882a593Smuzhiyun }
115*4882a593Smuzhiyun
sysctl_clkdis(struct clk * clk)116*4882a593Smuzhiyun static void sysctl_clkdis(struct clk *clk)
117*4882a593Smuzhiyun {
118*4882a593Smuzhiyun sysctl_w32(clk->module, clk->bits, SYSCTL_CLKCLR);
119*4882a593Smuzhiyun sysctl_wait(clk, 0, SYSCTL_CLKS);
120*4882a593Smuzhiyun }
121*4882a593Smuzhiyun
sysctl_reboot(struct clk * clk)122*4882a593Smuzhiyun static void sysctl_reboot(struct clk *clk)
123*4882a593Smuzhiyun {
124*4882a593Smuzhiyun unsigned int act;
125*4882a593Smuzhiyun unsigned int bits;
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun act = sysctl_r32(clk->module, SYSCTL_ACT);
128*4882a593Smuzhiyun bits = ~act & clk->bits;
129*4882a593Smuzhiyun if (bits != 0) {
130*4882a593Smuzhiyun sysctl_w32(clk->module, bits, SYSCTL_CLKEN);
131*4882a593Smuzhiyun sysctl_w32(clk->module, bits, SYSCTL_ACT);
132*4882a593Smuzhiyun sysctl_wait(clk, bits, SYSCTL_ACTS);
133*4882a593Smuzhiyun }
134*4882a593Smuzhiyun sysctl_w32(clk->module, act & clk->bits, SYSCTL_RBT);
135*4882a593Smuzhiyun sysctl_wait(clk, clk->bits, SYSCTL_ACTS);
136*4882a593Smuzhiyun }
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun /* enable the ONU core */
falcon_gpe_enable(void)139*4882a593Smuzhiyun static void falcon_gpe_enable(void)
140*4882a593Smuzhiyun {
141*4882a593Smuzhiyun unsigned int freq;
142*4882a593Smuzhiyun unsigned int status;
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun /* if if the clock is already enabled */
145*4882a593Smuzhiyun status = sysctl_r32(SYSCTL_SYS1, SYS1_INFRAC);
146*4882a593Smuzhiyun if (status & (1 << (GPPC_OFFSET + 1)))
147*4882a593Smuzhiyun return;
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun freq = (status_r32(STATUS_CONFIG) &
150*4882a593Smuzhiyun GPEFREQ_MASK) >>
151*4882a593Smuzhiyun GPEFREQ_OFFSET;
152*4882a593Smuzhiyun if (freq == 0)
153*4882a593Smuzhiyun freq = 1; /* use 625MHz on unfused chip */
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun /* apply new frequency */
156*4882a593Smuzhiyun sysctl_w32_mask(SYSCTL_SYS1, 7 << (GPPC_OFFSET + 1),
157*4882a593Smuzhiyun freq << (GPPC_OFFSET + 2) , SYS1_INFRAC);
158*4882a593Smuzhiyun udelay(1);
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun /* enable new frequency */
161*4882a593Smuzhiyun sysctl_w32_mask(SYSCTL_SYS1, 0, 1 << (GPPC_OFFSET + 1), SYS1_INFRAC);
162*4882a593Smuzhiyun udelay(1);
163*4882a593Smuzhiyun }
164*4882a593Smuzhiyun
clkdev_add_sys(const char * dev,unsigned int module,unsigned int bits)165*4882a593Smuzhiyun static inline void clkdev_add_sys(const char *dev, unsigned int module,
166*4882a593Smuzhiyun unsigned int bits)
167*4882a593Smuzhiyun {
168*4882a593Smuzhiyun struct clk *clk = kzalloc(sizeof(struct clk), GFP_KERNEL);
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun if (!clk)
171*4882a593Smuzhiyun return;
172*4882a593Smuzhiyun clk->cl.dev_id = dev;
173*4882a593Smuzhiyun clk->cl.con_id = NULL;
174*4882a593Smuzhiyun clk->cl.clk = clk;
175*4882a593Smuzhiyun clk->module = module;
176*4882a593Smuzhiyun clk->bits = bits;
177*4882a593Smuzhiyun clk->activate = sysctl_activate;
178*4882a593Smuzhiyun clk->deactivate = sysctl_deactivate;
179*4882a593Smuzhiyun clk->enable = sysctl_clken;
180*4882a593Smuzhiyun clk->disable = sysctl_clkdis;
181*4882a593Smuzhiyun clk->reboot = sysctl_reboot;
182*4882a593Smuzhiyun clkdev_add(&clk->cl);
183*4882a593Smuzhiyun }
184*4882a593Smuzhiyun
ltq_soc_init(void)185*4882a593Smuzhiyun void __init ltq_soc_init(void)
186*4882a593Smuzhiyun {
187*4882a593Smuzhiyun struct device_node *np_status =
188*4882a593Smuzhiyun of_find_compatible_node(NULL, NULL, "lantiq,status-falcon");
189*4882a593Smuzhiyun struct device_node *np_ebu =
190*4882a593Smuzhiyun of_find_compatible_node(NULL, NULL, "lantiq,ebu-falcon");
191*4882a593Smuzhiyun struct device_node *np_sys1 =
192*4882a593Smuzhiyun of_find_compatible_node(NULL, NULL, "lantiq,sys1-falcon");
193*4882a593Smuzhiyun struct device_node *np_syseth =
194*4882a593Smuzhiyun of_find_compatible_node(NULL, NULL, "lantiq,syseth-falcon");
195*4882a593Smuzhiyun struct device_node *np_sysgpe =
196*4882a593Smuzhiyun of_find_compatible_node(NULL, NULL, "lantiq,sysgpe-falcon");
197*4882a593Smuzhiyun struct resource res_status, res_ebu, res_sys[3];
198*4882a593Smuzhiyun int i;
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun /* check if all the core register ranges are available */
201*4882a593Smuzhiyun if (!np_status || !np_ebu || !np_sys1 || !np_syseth || !np_sysgpe)
202*4882a593Smuzhiyun panic("Failed to load core nodes from devicetree");
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun if (of_address_to_resource(np_status, 0, &res_status) ||
205*4882a593Smuzhiyun of_address_to_resource(np_ebu, 0, &res_ebu) ||
206*4882a593Smuzhiyun of_address_to_resource(np_sys1, 0, &res_sys[0]) ||
207*4882a593Smuzhiyun of_address_to_resource(np_syseth, 0, &res_sys[1]) ||
208*4882a593Smuzhiyun of_address_to_resource(np_sysgpe, 0, &res_sys[2]))
209*4882a593Smuzhiyun panic("Failed to get core resources");
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun if ((request_mem_region(res_status.start, resource_size(&res_status),
212*4882a593Smuzhiyun res_status.name) < 0) ||
213*4882a593Smuzhiyun (request_mem_region(res_ebu.start, resource_size(&res_ebu),
214*4882a593Smuzhiyun res_ebu.name) < 0) ||
215*4882a593Smuzhiyun (request_mem_region(res_sys[0].start,
216*4882a593Smuzhiyun resource_size(&res_sys[0]),
217*4882a593Smuzhiyun res_sys[0].name) < 0) ||
218*4882a593Smuzhiyun (request_mem_region(res_sys[1].start,
219*4882a593Smuzhiyun resource_size(&res_sys[1]),
220*4882a593Smuzhiyun res_sys[1].name) < 0) ||
221*4882a593Smuzhiyun (request_mem_region(res_sys[2].start,
222*4882a593Smuzhiyun resource_size(&res_sys[2]),
223*4882a593Smuzhiyun res_sys[2].name) < 0))
224*4882a593Smuzhiyun pr_err("Failed to request core resources");
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun status_membase = ioremap(res_status.start,
227*4882a593Smuzhiyun resource_size(&res_status));
228*4882a593Smuzhiyun ltq_ebu_membase = ioremap(res_ebu.start,
229*4882a593Smuzhiyun resource_size(&res_ebu));
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun if (!status_membase || !ltq_ebu_membase)
232*4882a593Smuzhiyun panic("Failed to remap core resources");
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun for (i = 0; i < 3; i++) {
235*4882a593Smuzhiyun sysctl_membase[i] = ioremap(res_sys[i].start,
236*4882a593Smuzhiyun resource_size(&res_sys[i]));
237*4882a593Smuzhiyun if (!sysctl_membase[i])
238*4882a593Smuzhiyun panic("Failed to remap sysctrl resources");
239*4882a593Smuzhiyun }
240*4882a593Smuzhiyun ltq_sys1_membase = sysctl_membase[0];
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun falcon_gpe_enable();
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun /* get our 3 static rates for cpu, fpi and io clocks */
245*4882a593Smuzhiyun if (ltq_sys1_r32(SYS1_CPU0CC) & CPU0CC_CPUDIV)
246*4882a593Smuzhiyun clkdev_add_static(CLOCK_200M, CLOCK_100M, CLOCK_200M, 0);
247*4882a593Smuzhiyun else
248*4882a593Smuzhiyun clkdev_add_static(CLOCK_400M, CLOCK_100M, CLOCK_200M, 0);
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun /* add our clock domains */
251*4882a593Smuzhiyun clkdev_add_sys("1d810000.gpio", SYSCTL_SYSETH, ACTS_P0);
252*4882a593Smuzhiyun clkdev_add_sys("1d810100.gpio", SYSCTL_SYSETH, ACTS_P2);
253*4882a593Smuzhiyun clkdev_add_sys("1e800100.gpio", SYSCTL_SYS1, ACTS_P1);
254*4882a593Smuzhiyun clkdev_add_sys("1e800200.gpio", SYSCTL_SYS1, ACTS_P3);
255*4882a593Smuzhiyun clkdev_add_sys("1e800300.gpio", SYSCTL_SYS1, ACTS_P4);
256*4882a593Smuzhiyun clkdev_add_sys("1db01000.pad", SYSCTL_SYSETH, ACTS_PADCTRL0);
257*4882a593Smuzhiyun clkdev_add_sys("1db02000.pad", SYSCTL_SYSETH, ACTS_PADCTRL2);
258*4882a593Smuzhiyun clkdev_add_sys("1e800400.pad", SYSCTL_SYS1, ACTS_PADCTRL1);
259*4882a593Smuzhiyun clkdev_add_sys("1e800500.pad", SYSCTL_SYS1, ACTS_PADCTRL3);
260*4882a593Smuzhiyun clkdev_add_sys("1e800600.pad", SYSCTL_SYS1, ACTS_PADCTRL4);
261*4882a593Smuzhiyun clkdev_add_sys("1e100b00.serial", SYSCTL_SYS1, ACTS_ASC1_ACT);
262*4882a593Smuzhiyun clkdev_add_sys("1e100c00.serial", SYSCTL_SYS1, ACTS_ASC0_ACT);
263*4882a593Smuzhiyun clkdev_add_sys("1e100d00.spi", SYSCTL_SYS1, ACTS_SSC0);
264*4882a593Smuzhiyun clkdev_add_sys("1e200000.i2c", SYSCTL_SYS1, ACTS_I2C_ACT);
265*4882a593Smuzhiyun }
266