1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Copyright (C) 2010 Thomas Langer <thomas.langer@lantiq.com>
5*4882a593Smuzhiyun * Copyright (C) 2010 John Crispin <john@phrozen.org>
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun #include <linux/io.h>
8*4882a593Smuzhiyun #include <linux/export.h>
9*4882a593Smuzhiyun #include <linux/init.h>
10*4882a593Smuzhiyun #include <linux/kernel.h>
11*4882a593Smuzhiyun #include <linux/types.h>
12*4882a593Smuzhiyun #include <linux/clk.h>
13*4882a593Smuzhiyun #include <linux/clkdev.h>
14*4882a593Smuzhiyun #include <linux/err.h>
15*4882a593Smuzhiyun #include <linux/list.h>
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun #include <asm/time.h>
18*4882a593Smuzhiyun #include <asm/irq.h>
19*4882a593Smuzhiyun #include <asm/div64.h>
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun #include <lantiq_soc.h>
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun #include "clk.h"
24*4882a593Smuzhiyun #include "prom.h"
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun /* lantiq socs have 3 static clocks */
27*4882a593Smuzhiyun static struct clk cpu_clk_generic[4];
28*4882a593Smuzhiyun
clkdev_add_static(unsigned long cpu,unsigned long fpi,unsigned long io,unsigned long ppe)29*4882a593Smuzhiyun void clkdev_add_static(unsigned long cpu, unsigned long fpi,
30*4882a593Smuzhiyun unsigned long io, unsigned long ppe)
31*4882a593Smuzhiyun {
32*4882a593Smuzhiyun cpu_clk_generic[0].rate = cpu;
33*4882a593Smuzhiyun cpu_clk_generic[1].rate = fpi;
34*4882a593Smuzhiyun cpu_clk_generic[2].rate = io;
35*4882a593Smuzhiyun cpu_clk_generic[3].rate = ppe;
36*4882a593Smuzhiyun }
37*4882a593Smuzhiyun
clk_get_cpu(void)38*4882a593Smuzhiyun struct clk *clk_get_cpu(void)
39*4882a593Smuzhiyun {
40*4882a593Smuzhiyun return &cpu_clk_generic[0];
41*4882a593Smuzhiyun }
42*4882a593Smuzhiyun
clk_get_fpi(void)43*4882a593Smuzhiyun struct clk *clk_get_fpi(void)
44*4882a593Smuzhiyun {
45*4882a593Smuzhiyun return &cpu_clk_generic[1];
46*4882a593Smuzhiyun }
47*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(clk_get_fpi);
48*4882a593Smuzhiyun
clk_get_io(void)49*4882a593Smuzhiyun struct clk *clk_get_io(void)
50*4882a593Smuzhiyun {
51*4882a593Smuzhiyun return &cpu_clk_generic[2];
52*4882a593Smuzhiyun }
53*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(clk_get_io);
54*4882a593Smuzhiyun
clk_get_ppe(void)55*4882a593Smuzhiyun struct clk *clk_get_ppe(void)
56*4882a593Smuzhiyun {
57*4882a593Smuzhiyun return &cpu_clk_generic[3];
58*4882a593Smuzhiyun }
59*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(clk_get_ppe);
60*4882a593Smuzhiyun
clk_good(struct clk * clk)61*4882a593Smuzhiyun static inline int clk_good(struct clk *clk)
62*4882a593Smuzhiyun {
63*4882a593Smuzhiyun return clk && !IS_ERR(clk);
64*4882a593Smuzhiyun }
65*4882a593Smuzhiyun
clk_get_rate(struct clk * clk)66*4882a593Smuzhiyun unsigned long clk_get_rate(struct clk *clk)
67*4882a593Smuzhiyun {
68*4882a593Smuzhiyun if (unlikely(!clk_good(clk)))
69*4882a593Smuzhiyun return 0;
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun if (clk->rate != 0)
72*4882a593Smuzhiyun return clk->rate;
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun if (clk->get_rate != NULL)
75*4882a593Smuzhiyun return clk->get_rate();
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun return 0;
78*4882a593Smuzhiyun }
79*4882a593Smuzhiyun EXPORT_SYMBOL(clk_get_rate);
80*4882a593Smuzhiyun
clk_set_rate(struct clk * clk,unsigned long rate)81*4882a593Smuzhiyun int clk_set_rate(struct clk *clk, unsigned long rate)
82*4882a593Smuzhiyun {
83*4882a593Smuzhiyun if (unlikely(!clk_good(clk)))
84*4882a593Smuzhiyun return 0;
85*4882a593Smuzhiyun if (clk->rates && *clk->rates) {
86*4882a593Smuzhiyun unsigned long *r = clk->rates;
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun while (*r && (*r != rate))
89*4882a593Smuzhiyun r++;
90*4882a593Smuzhiyun if (!*r) {
91*4882a593Smuzhiyun pr_err("clk %s.%s: trying to set invalid rate %ld\n",
92*4882a593Smuzhiyun clk->cl.dev_id, clk->cl.con_id, rate);
93*4882a593Smuzhiyun return -1;
94*4882a593Smuzhiyun }
95*4882a593Smuzhiyun }
96*4882a593Smuzhiyun clk->rate = rate;
97*4882a593Smuzhiyun return 0;
98*4882a593Smuzhiyun }
99*4882a593Smuzhiyun EXPORT_SYMBOL(clk_set_rate);
100*4882a593Smuzhiyun
clk_round_rate(struct clk * clk,unsigned long rate)101*4882a593Smuzhiyun long clk_round_rate(struct clk *clk, unsigned long rate)
102*4882a593Smuzhiyun {
103*4882a593Smuzhiyun if (unlikely(!clk_good(clk)))
104*4882a593Smuzhiyun return 0;
105*4882a593Smuzhiyun if (clk->rates && *clk->rates) {
106*4882a593Smuzhiyun unsigned long *r = clk->rates;
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun while (*r && (*r != rate))
109*4882a593Smuzhiyun r++;
110*4882a593Smuzhiyun if (!*r) {
111*4882a593Smuzhiyun return clk->rate;
112*4882a593Smuzhiyun }
113*4882a593Smuzhiyun }
114*4882a593Smuzhiyun return rate;
115*4882a593Smuzhiyun }
116*4882a593Smuzhiyun EXPORT_SYMBOL(clk_round_rate);
117*4882a593Smuzhiyun
clk_enable(struct clk * clk)118*4882a593Smuzhiyun int clk_enable(struct clk *clk)
119*4882a593Smuzhiyun {
120*4882a593Smuzhiyun if (unlikely(!clk_good(clk)))
121*4882a593Smuzhiyun return -1;
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun if (clk->enable)
124*4882a593Smuzhiyun return clk->enable(clk);
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun return -1;
127*4882a593Smuzhiyun }
128*4882a593Smuzhiyun EXPORT_SYMBOL(clk_enable);
129*4882a593Smuzhiyun
clk_disable(struct clk * clk)130*4882a593Smuzhiyun void clk_disable(struct clk *clk)
131*4882a593Smuzhiyun {
132*4882a593Smuzhiyun if (unlikely(!clk_good(clk)))
133*4882a593Smuzhiyun return;
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun if (clk->disable)
136*4882a593Smuzhiyun clk->disable(clk);
137*4882a593Smuzhiyun }
138*4882a593Smuzhiyun EXPORT_SYMBOL(clk_disable);
139*4882a593Smuzhiyun
clk_activate(struct clk * clk)140*4882a593Smuzhiyun int clk_activate(struct clk *clk)
141*4882a593Smuzhiyun {
142*4882a593Smuzhiyun if (unlikely(!clk_good(clk)))
143*4882a593Smuzhiyun return -1;
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun if (clk->activate)
146*4882a593Smuzhiyun return clk->activate(clk);
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun return -1;
149*4882a593Smuzhiyun }
150*4882a593Smuzhiyun EXPORT_SYMBOL(clk_activate);
151*4882a593Smuzhiyun
clk_deactivate(struct clk * clk)152*4882a593Smuzhiyun void clk_deactivate(struct clk *clk)
153*4882a593Smuzhiyun {
154*4882a593Smuzhiyun if (unlikely(!clk_good(clk)))
155*4882a593Smuzhiyun return;
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun if (clk->deactivate)
158*4882a593Smuzhiyun clk->deactivate(clk);
159*4882a593Smuzhiyun }
160*4882a593Smuzhiyun EXPORT_SYMBOL(clk_deactivate);
161*4882a593Smuzhiyun
clk_get_parent(struct clk * clk)162*4882a593Smuzhiyun struct clk *clk_get_parent(struct clk *clk)
163*4882a593Smuzhiyun {
164*4882a593Smuzhiyun return NULL;
165*4882a593Smuzhiyun }
166*4882a593Smuzhiyun EXPORT_SYMBOL(clk_get_parent);
167*4882a593Smuzhiyun
clk_set_parent(struct clk * clk,struct clk * parent)168*4882a593Smuzhiyun int clk_set_parent(struct clk *clk, struct clk *parent)
169*4882a593Smuzhiyun {
170*4882a593Smuzhiyun return 0;
171*4882a593Smuzhiyun }
172*4882a593Smuzhiyun EXPORT_SYMBOL(clk_set_parent);
173*4882a593Smuzhiyun
get_counter_resolution(void)174*4882a593Smuzhiyun static inline u32 get_counter_resolution(void)
175*4882a593Smuzhiyun {
176*4882a593Smuzhiyun u32 res;
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun __asm__ __volatile__(
179*4882a593Smuzhiyun ".set push\n"
180*4882a593Smuzhiyun ".set mips32r2\n"
181*4882a593Smuzhiyun "rdhwr %0, $3\n"
182*4882a593Smuzhiyun ".set pop\n"
183*4882a593Smuzhiyun : "=&r" (res)
184*4882a593Smuzhiyun : /* no input */
185*4882a593Smuzhiyun : "memory");
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun return res;
188*4882a593Smuzhiyun }
189*4882a593Smuzhiyun
plat_time_init(void)190*4882a593Smuzhiyun void __init plat_time_init(void)
191*4882a593Smuzhiyun {
192*4882a593Smuzhiyun struct clk *clk;
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun ltq_soc_init();
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun clk = clk_get_cpu();
197*4882a593Smuzhiyun mips_hpt_frequency = clk_get_rate(clk) / get_counter_resolution();
198*4882a593Smuzhiyun write_c0_compare(read_c0_count());
199*4882a593Smuzhiyun pr_info("CPU Clock: %ldMHz\n", clk_get_rate(clk) / 1000000);
200*4882a593Smuzhiyun clk_put(clk);
201*4882a593Smuzhiyun }
202