xref: /OK3568_Linux_fs/kernel/arch/mips/kvm/trap_emul.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * This file is subject to the terms and conditions of the GNU General Public
3*4882a593Smuzhiyun  * License.  See the file "COPYING" in the main directory of this archive
4*4882a593Smuzhiyun  * for more details.
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * KVM/MIPS: Deliver/Emulate exceptions to the guest kernel
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * Copyright (C) 2012  MIPS Technologies, Inc.  All rights reserved.
9*4882a593Smuzhiyun  * Authors: Sanjay Lal <sanjayl@kymasys.com>
10*4882a593Smuzhiyun  */
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #include <linux/errno.h>
13*4882a593Smuzhiyun #include <linux/err.h>
14*4882a593Smuzhiyun #include <linux/kvm_host.h>
15*4882a593Smuzhiyun #include <linux/log2.h>
16*4882a593Smuzhiyun #include <linux/uaccess.h>
17*4882a593Smuzhiyun #include <linux/vmalloc.h>
18*4882a593Smuzhiyun #include <asm/mmu_context.h>
19*4882a593Smuzhiyun #include <asm/pgalloc.h>
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun #include "interrupt.h"
22*4882a593Smuzhiyun 
kvm_trap_emul_gva_to_gpa_cb(gva_t gva)23*4882a593Smuzhiyun static gpa_t kvm_trap_emul_gva_to_gpa_cb(gva_t gva)
24*4882a593Smuzhiyun {
25*4882a593Smuzhiyun 	gpa_t gpa;
26*4882a593Smuzhiyun 	gva_t kseg = KSEGX(gva);
27*4882a593Smuzhiyun 	gva_t gkseg = KVM_GUEST_KSEGX(gva);
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun 	if ((kseg == CKSEG0) || (kseg == CKSEG1))
30*4882a593Smuzhiyun 		gpa = CPHYSADDR(gva);
31*4882a593Smuzhiyun 	else if (gkseg == KVM_GUEST_KSEG0)
32*4882a593Smuzhiyun 		gpa = KVM_GUEST_CPHYSADDR(gva);
33*4882a593Smuzhiyun 	else {
34*4882a593Smuzhiyun 		kvm_err("%s: cannot find GPA for GVA: %#lx\n", __func__, gva);
35*4882a593Smuzhiyun 		kvm_mips_dump_host_tlbs();
36*4882a593Smuzhiyun 		gpa = KVM_INVALID_ADDR;
37*4882a593Smuzhiyun 	}
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun 	kvm_debug("%s: gva %#lx, gpa: %#llx\n", __func__, gva, gpa);
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun 	return gpa;
42*4882a593Smuzhiyun }
43*4882a593Smuzhiyun 
kvm_trap_emul_no_handler(struct kvm_vcpu * vcpu)44*4882a593Smuzhiyun static int kvm_trap_emul_no_handler(struct kvm_vcpu *vcpu)
45*4882a593Smuzhiyun {
46*4882a593Smuzhiyun 	u32 __user *opc = (u32 __user *) vcpu->arch.pc;
47*4882a593Smuzhiyun 	u32 cause = vcpu->arch.host_cp0_cause;
48*4882a593Smuzhiyun 	u32 exccode = (cause & CAUSEF_EXCCODE) >> CAUSEB_EXCCODE;
49*4882a593Smuzhiyun 	unsigned long badvaddr = vcpu->arch.host_cp0_badvaddr;
50*4882a593Smuzhiyun 	u32 inst = 0;
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun 	/*
53*4882a593Smuzhiyun 	 *  Fetch the instruction.
54*4882a593Smuzhiyun 	 */
55*4882a593Smuzhiyun 	if (cause & CAUSEF_BD)
56*4882a593Smuzhiyun 		opc += 1;
57*4882a593Smuzhiyun 	kvm_get_badinstr(opc, vcpu, &inst);
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun 	kvm_err("Exception Code: %d not handled @ PC: %p, inst: 0x%08x BadVaddr: %#lx Status: %#x\n",
60*4882a593Smuzhiyun 		exccode, opc, inst, badvaddr,
61*4882a593Smuzhiyun 		kvm_read_c0_guest_status(vcpu->arch.cop0));
62*4882a593Smuzhiyun 	kvm_arch_vcpu_dump_regs(vcpu);
63*4882a593Smuzhiyun 	vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
64*4882a593Smuzhiyun 	return RESUME_HOST;
65*4882a593Smuzhiyun }
66*4882a593Smuzhiyun 
kvm_trap_emul_handle_cop_unusable(struct kvm_vcpu * vcpu)67*4882a593Smuzhiyun static int kvm_trap_emul_handle_cop_unusable(struct kvm_vcpu *vcpu)
68*4882a593Smuzhiyun {
69*4882a593Smuzhiyun 	struct mips_coproc *cop0 = vcpu->arch.cop0;
70*4882a593Smuzhiyun 	u32 __user *opc = (u32 __user *) vcpu->arch.pc;
71*4882a593Smuzhiyun 	u32 cause = vcpu->arch.host_cp0_cause;
72*4882a593Smuzhiyun 	enum emulation_result er = EMULATE_DONE;
73*4882a593Smuzhiyun 	int ret = RESUME_GUEST;
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun 	if (((cause & CAUSEF_CE) >> CAUSEB_CE) == 1) {
76*4882a593Smuzhiyun 		/* FPU Unusable */
77*4882a593Smuzhiyun 		if (!kvm_mips_guest_has_fpu(&vcpu->arch) ||
78*4882a593Smuzhiyun 		    (kvm_read_c0_guest_status(cop0) & ST0_CU1) == 0) {
79*4882a593Smuzhiyun 			/*
80*4882a593Smuzhiyun 			 * Unusable/no FPU in guest:
81*4882a593Smuzhiyun 			 * deliver guest COP1 Unusable Exception
82*4882a593Smuzhiyun 			 */
83*4882a593Smuzhiyun 			er = kvm_mips_emulate_fpu_exc(cause, opc, vcpu);
84*4882a593Smuzhiyun 		} else {
85*4882a593Smuzhiyun 			/* Restore FPU state */
86*4882a593Smuzhiyun 			kvm_own_fpu(vcpu);
87*4882a593Smuzhiyun 			er = EMULATE_DONE;
88*4882a593Smuzhiyun 		}
89*4882a593Smuzhiyun 	} else {
90*4882a593Smuzhiyun 		er = kvm_mips_emulate_inst(cause, opc, vcpu);
91*4882a593Smuzhiyun 	}
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun 	switch (er) {
94*4882a593Smuzhiyun 	case EMULATE_DONE:
95*4882a593Smuzhiyun 		ret = RESUME_GUEST;
96*4882a593Smuzhiyun 		break;
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun 	case EMULATE_FAIL:
99*4882a593Smuzhiyun 		vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
100*4882a593Smuzhiyun 		ret = RESUME_HOST;
101*4882a593Smuzhiyun 		break;
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun 	case EMULATE_WAIT:
104*4882a593Smuzhiyun 		vcpu->run->exit_reason = KVM_EXIT_INTR;
105*4882a593Smuzhiyun 		ret = RESUME_HOST;
106*4882a593Smuzhiyun 		break;
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun 	case EMULATE_HYPERCALL:
109*4882a593Smuzhiyun 		ret = kvm_mips_handle_hypcall(vcpu);
110*4882a593Smuzhiyun 		break;
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun 	default:
113*4882a593Smuzhiyun 		BUG();
114*4882a593Smuzhiyun 	}
115*4882a593Smuzhiyun 	return ret;
116*4882a593Smuzhiyun }
117*4882a593Smuzhiyun 
kvm_mips_bad_load(u32 cause,u32 * opc,struct kvm_vcpu * vcpu)118*4882a593Smuzhiyun static int kvm_mips_bad_load(u32 cause, u32 *opc, struct kvm_vcpu *vcpu)
119*4882a593Smuzhiyun {
120*4882a593Smuzhiyun 	enum emulation_result er;
121*4882a593Smuzhiyun 	union mips_instruction inst;
122*4882a593Smuzhiyun 	int err;
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun 	/* A code fetch fault doesn't count as an MMIO */
125*4882a593Smuzhiyun 	if (kvm_is_ifetch_fault(&vcpu->arch)) {
126*4882a593Smuzhiyun 		vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
127*4882a593Smuzhiyun 		return RESUME_HOST;
128*4882a593Smuzhiyun 	}
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun 	/* Fetch the instruction. */
131*4882a593Smuzhiyun 	if (cause & CAUSEF_BD)
132*4882a593Smuzhiyun 		opc += 1;
133*4882a593Smuzhiyun 	err = kvm_get_badinstr(opc, vcpu, &inst.word);
134*4882a593Smuzhiyun 	if (err) {
135*4882a593Smuzhiyun 		vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
136*4882a593Smuzhiyun 		return RESUME_HOST;
137*4882a593Smuzhiyun 	}
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun 	/* Emulate the load */
140*4882a593Smuzhiyun 	er = kvm_mips_emulate_load(inst, cause, vcpu);
141*4882a593Smuzhiyun 	if (er == EMULATE_FAIL) {
142*4882a593Smuzhiyun 		kvm_err("Emulate load from MMIO space failed\n");
143*4882a593Smuzhiyun 		vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
144*4882a593Smuzhiyun 	} else {
145*4882a593Smuzhiyun 		vcpu->run->exit_reason = KVM_EXIT_MMIO;
146*4882a593Smuzhiyun 	}
147*4882a593Smuzhiyun 	return RESUME_HOST;
148*4882a593Smuzhiyun }
149*4882a593Smuzhiyun 
kvm_mips_bad_store(u32 cause,u32 * opc,struct kvm_vcpu * vcpu)150*4882a593Smuzhiyun static int kvm_mips_bad_store(u32 cause, u32 *opc, struct kvm_vcpu *vcpu)
151*4882a593Smuzhiyun {
152*4882a593Smuzhiyun 	enum emulation_result er;
153*4882a593Smuzhiyun 	union mips_instruction inst;
154*4882a593Smuzhiyun 	int err;
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun 	/* Fetch the instruction. */
157*4882a593Smuzhiyun 	if (cause & CAUSEF_BD)
158*4882a593Smuzhiyun 		opc += 1;
159*4882a593Smuzhiyun 	err = kvm_get_badinstr(opc, vcpu, &inst.word);
160*4882a593Smuzhiyun 	if (err) {
161*4882a593Smuzhiyun 		vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
162*4882a593Smuzhiyun 		return RESUME_HOST;
163*4882a593Smuzhiyun 	}
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun 	/* Emulate the store */
166*4882a593Smuzhiyun 	er = kvm_mips_emulate_store(inst, cause, vcpu);
167*4882a593Smuzhiyun 	if (er == EMULATE_FAIL) {
168*4882a593Smuzhiyun 		kvm_err("Emulate store to MMIO space failed\n");
169*4882a593Smuzhiyun 		vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
170*4882a593Smuzhiyun 	} else {
171*4882a593Smuzhiyun 		vcpu->run->exit_reason = KVM_EXIT_MMIO;
172*4882a593Smuzhiyun 	}
173*4882a593Smuzhiyun 	return RESUME_HOST;
174*4882a593Smuzhiyun }
175*4882a593Smuzhiyun 
kvm_mips_bad_access(u32 cause,u32 * opc,struct kvm_vcpu * vcpu,bool store)176*4882a593Smuzhiyun static int kvm_mips_bad_access(u32 cause, u32 *opc,
177*4882a593Smuzhiyun 			       struct kvm_vcpu *vcpu, bool store)
178*4882a593Smuzhiyun {
179*4882a593Smuzhiyun 	if (store)
180*4882a593Smuzhiyun 		return kvm_mips_bad_store(cause, opc, vcpu);
181*4882a593Smuzhiyun 	else
182*4882a593Smuzhiyun 		return kvm_mips_bad_load(cause, opc, vcpu);
183*4882a593Smuzhiyun }
184*4882a593Smuzhiyun 
kvm_trap_emul_handle_tlb_mod(struct kvm_vcpu * vcpu)185*4882a593Smuzhiyun static int kvm_trap_emul_handle_tlb_mod(struct kvm_vcpu *vcpu)
186*4882a593Smuzhiyun {
187*4882a593Smuzhiyun 	struct mips_coproc *cop0 = vcpu->arch.cop0;
188*4882a593Smuzhiyun 	u32 __user *opc = (u32 __user *) vcpu->arch.pc;
189*4882a593Smuzhiyun 	unsigned long badvaddr = vcpu->arch.host_cp0_badvaddr;
190*4882a593Smuzhiyun 	u32 cause = vcpu->arch.host_cp0_cause;
191*4882a593Smuzhiyun 	struct kvm_mips_tlb *tlb;
192*4882a593Smuzhiyun 	unsigned long entryhi;
193*4882a593Smuzhiyun 	int index;
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun 	if (KVM_GUEST_KSEGX(badvaddr) < KVM_GUEST_KSEG0
196*4882a593Smuzhiyun 	    || KVM_GUEST_KSEGX(badvaddr) == KVM_GUEST_KSEG23) {
197*4882a593Smuzhiyun 		/*
198*4882a593Smuzhiyun 		 * First find the mapping in the guest TLB. If the failure to
199*4882a593Smuzhiyun 		 * write was due to the guest TLB, it should be up to the guest
200*4882a593Smuzhiyun 		 * to handle it.
201*4882a593Smuzhiyun 		 */
202*4882a593Smuzhiyun 		entryhi = (badvaddr & VPN2_MASK) |
203*4882a593Smuzhiyun 			  (kvm_read_c0_guest_entryhi(cop0) & KVM_ENTRYHI_ASID);
204*4882a593Smuzhiyun 		index = kvm_mips_guest_tlb_lookup(vcpu, entryhi);
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun 		/*
207*4882a593Smuzhiyun 		 * These should never happen.
208*4882a593Smuzhiyun 		 * They would indicate stale host TLB entries.
209*4882a593Smuzhiyun 		 */
210*4882a593Smuzhiyun 		if (unlikely(index < 0)) {
211*4882a593Smuzhiyun 			vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
212*4882a593Smuzhiyun 			return RESUME_HOST;
213*4882a593Smuzhiyun 		}
214*4882a593Smuzhiyun 		tlb = vcpu->arch.guest_tlb + index;
215*4882a593Smuzhiyun 		if (unlikely(!TLB_IS_VALID(*tlb, badvaddr))) {
216*4882a593Smuzhiyun 			vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
217*4882a593Smuzhiyun 			return RESUME_HOST;
218*4882a593Smuzhiyun 		}
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun 		/*
221*4882a593Smuzhiyun 		 * Guest entry not dirty? That would explain the TLB modified
222*4882a593Smuzhiyun 		 * exception. Relay that on to the guest so it can handle it.
223*4882a593Smuzhiyun 		 */
224*4882a593Smuzhiyun 		if (!TLB_IS_DIRTY(*tlb, badvaddr)) {
225*4882a593Smuzhiyun 			kvm_mips_emulate_tlbmod(cause, opc, vcpu);
226*4882a593Smuzhiyun 			return RESUME_GUEST;
227*4882a593Smuzhiyun 		}
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun 		if (kvm_mips_handle_mapped_seg_tlb_fault(vcpu, tlb, badvaddr,
230*4882a593Smuzhiyun 							 true))
231*4882a593Smuzhiyun 			/* Not writable, needs handling as MMIO */
232*4882a593Smuzhiyun 			return kvm_mips_bad_store(cause, opc, vcpu);
233*4882a593Smuzhiyun 		return RESUME_GUEST;
234*4882a593Smuzhiyun 	} else if (KVM_GUEST_KSEGX(badvaddr) == KVM_GUEST_KSEG0) {
235*4882a593Smuzhiyun 		if (kvm_mips_handle_kseg0_tlb_fault(badvaddr, vcpu, true) < 0)
236*4882a593Smuzhiyun 			/* Not writable, needs handling as MMIO */
237*4882a593Smuzhiyun 			return kvm_mips_bad_store(cause, opc, vcpu);
238*4882a593Smuzhiyun 		return RESUME_GUEST;
239*4882a593Smuzhiyun 	} else {
240*4882a593Smuzhiyun 		/* host kernel addresses are all handled as MMIO */
241*4882a593Smuzhiyun 		return kvm_mips_bad_store(cause, opc, vcpu);
242*4882a593Smuzhiyun 	}
243*4882a593Smuzhiyun }
244*4882a593Smuzhiyun 
kvm_trap_emul_handle_tlb_miss(struct kvm_vcpu * vcpu,bool store)245*4882a593Smuzhiyun static int kvm_trap_emul_handle_tlb_miss(struct kvm_vcpu *vcpu, bool store)
246*4882a593Smuzhiyun {
247*4882a593Smuzhiyun 	struct kvm_run *run = vcpu->run;
248*4882a593Smuzhiyun 	u32 __user *opc = (u32 __user *) vcpu->arch.pc;
249*4882a593Smuzhiyun 	unsigned long badvaddr = vcpu->arch.host_cp0_badvaddr;
250*4882a593Smuzhiyun 	u32 cause = vcpu->arch.host_cp0_cause;
251*4882a593Smuzhiyun 	enum emulation_result er = EMULATE_DONE;
252*4882a593Smuzhiyun 	int ret = RESUME_GUEST;
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun 	if (((badvaddr & PAGE_MASK) == KVM_GUEST_COMMPAGE_ADDR)
255*4882a593Smuzhiyun 	    && KVM_GUEST_KERNEL_MODE(vcpu)) {
256*4882a593Smuzhiyun 		if (kvm_mips_handle_commpage_tlb_fault(badvaddr, vcpu) < 0) {
257*4882a593Smuzhiyun 			run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
258*4882a593Smuzhiyun 			ret = RESUME_HOST;
259*4882a593Smuzhiyun 		}
260*4882a593Smuzhiyun 	} else if (KVM_GUEST_KSEGX(badvaddr) < KVM_GUEST_KSEG0
261*4882a593Smuzhiyun 		   || KVM_GUEST_KSEGX(badvaddr) == KVM_GUEST_KSEG23) {
262*4882a593Smuzhiyun 		kvm_debug("USER ADDR TLB %s fault: cause %#x, PC: %p, BadVaddr: %#lx\n",
263*4882a593Smuzhiyun 			  store ? "ST" : "LD", cause, opc, badvaddr);
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun 		/*
266*4882a593Smuzhiyun 		 * User Address (UA) fault, this could happen if
267*4882a593Smuzhiyun 		 * (1) TLB entry not present/valid in both Guest and shadow host
268*4882a593Smuzhiyun 		 *     TLBs, in this case we pass on the fault to the guest
269*4882a593Smuzhiyun 		 *     kernel and let it handle it.
270*4882a593Smuzhiyun 		 * (2) TLB entry is present in the Guest TLB but not in the
271*4882a593Smuzhiyun 		 *     shadow, in this case we inject the TLB from the Guest TLB
272*4882a593Smuzhiyun 		 *     into the shadow host TLB
273*4882a593Smuzhiyun 		 */
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun 		er = kvm_mips_handle_tlbmiss(cause, opc, vcpu, store);
276*4882a593Smuzhiyun 		if (er == EMULATE_DONE)
277*4882a593Smuzhiyun 			ret = RESUME_GUEST;
278*4882a593Smuzhiyun 		else {
279*4882a593Smuzhiyun 			run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
280*4882a593Smuzhiyun 			ret = RESUME_HOST;
281*4882a593Smuzhiyun 		}
282*4882a593Smuzhiyun 	} else if (KVM_GUEST_KSEGX(badvaddr) == KVM_GUEST_KSEG0) {
283*4882a593Smuzhiyun 		/*
284*4882a593Smuzhiyun 		 * All KSEG0 faults are handled by KVM, as the guest kernel does
285*4882a593Smuzhiyun 		 * not expect to ever get them
286*4882a593Smuzhiyun 		 */
287*4882a593Smuzhiyun 		if (kvm_mips_handle_kseg0_tlb_fault(badvaddr, vcpu, store) < 0)
288*4882a593Smuzhiyun 			ret = kvm_mips_bad_access(cause, opc, vcpu, store);
289*4882a593Smuzhiyun 	} else if (KVM_GUEST_KERNEL_MODE(vcpu)
290*4882a593Smuzhiyun 		   && (KSEGX(badvaddr) == CKSEG0 || KSEGX(badvaddr) == CKSEG1)) {
291*4882a593Smuzhiyun 		/*
292*4882a593Smuzhiyun 		 * With EVA we may get a TLB exception instead of an address
293*4882a593Smuzhiyun 		 * error when the guest performs MMIO to KSeg1 addresses.
294*4882a593Smuzhiyun 		 */
295*4882a593Smuzhiyun 		ret = kvm_mips_bad_access(cause, opc, vcpu, store);
296*4882a593Smuzhiyun 	} else {
297*4882a593Smuzhiyun 		kvm_err("Illegal TLB %s fault address , cause %#x, PC: %p, BadVaddr: %#lx\n",
298*4882a593Smuzhiyun 			store ? "ST" : "LD", cause, opc, badvaddr);
299*4882a593Smuzhiyun 		kvm_mips_dump_host_tlbs();
300*4882a593Smuzhiyun 		kvm_arch_vcpu_dump_regs(vcpu);
301*4882a593Smuzhiyun 		run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
302*4882a593Smuzhiyun 		ret = RESUME_HOST;
303*4882a593Smuzhiyun 	}
304*4882a593Smuzhiyun 	return ret;
305*4882a593Smuzhiyun }
306*4882a593Smuzhiyun 
kvm_trap_emul_handle_tlb_st_miss(struct kvm_vcpu * vcpu)307*4882a593Smuzhiyun static int kvm_trap_emul_handle_tlb_st_miss(struct kvm_vcpu *vcpu)
308*4882a593Smuzhiyun {
309*4882a593Smuzhiyun 	return kvm_trap_emul_handle_tlb_miss(vcpu, true);
310*4882a593Smuzhiyun }
311*4882a593Smuzhiyun 
kvm_trap_emul_handle_tlb_ld_miss(struct kvm_vcpu * vcpu)312*4882a593Smuzhiyun static int kvm_trap_emul_handle_tlb_ld_miss(struct kvm_vcpu *vcpu)
313*4882a593Smuzhiyun {
314*4882a593Smuzhiyun 	return kvm_trap_emul_handle_tlb_miss(vcpu, false);
315*4882a593Smuzhiyun }
316*4882a593Smuzhiyun 
kvm_trap_emul_handle_addr_err_st(struct kvm_vcpu * vcpu)317*4882a593Smuzhiyun static int kvm_trap_emul_handle_addr_err_st(struct kvm_vcpu *vcpu)
318*4882a593Smuzhiyun {
319*4882a593Smuzhiyun 	u32 __user *opc = (u32 __user *) vcpu->arch.pc;
320*4882a593Smuzhiyun 	unsigned long badvaddr = vcpu->arch.host_cp0_badvaddr;
321*4882a593Smuzhiyun 	u32 cause = vcpu->arch.host_cp0_cause;
322*4882a593Smuzhiyun 	int ret = RESUME_GUEST;
323*4882a593Smuzhiyun 
324*4882a593Smuzhiyun 	if (KVM_GUEST_KERNEL_MODE(vcpu)
325*4882a593Smuzhiyun 	    && (KSEGX(badvaddr) == CKSEG0 || KSEGX(badvaddr) == CKSEG1)) {
326*4882a593Smuzhiyun 		ret = kvm_mips_bad_store(cause, opc, vcpu);
327*4882a593Smuzhiyun 	} else {
328*4882a593Smuzhiyun 		kvm_err("Address Error (STORE): cause %#x, PC: %p, BadVaddr: %#lx\n",
329*4882a593Smuzhiyun 			cause, opc, badvaddr);
330*4882a593Smuzhiyun 		vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
331*4882a593Smuzhiyun 		ret = RESUME_HOST;
332*4882a593Smuzhiyun 	}
333*4882a593Smuzhiyun 	return ret;
334*4882a593Smuzhiyun }
335*4882a593Smuzhiyun 
kvm_trap_emul_handle_addr_err_ld(struct kvm_vcpu * vcpu)336*4882a593Smuzhiyun static int kvm_trap_emul_handle_addr_err_ld(struct kvm_vcpu *vcpu)
337*4882a593Smuzhiyun {
338*4882a593Smuzhiyun 	u32 __user *opc = (u32 __user *) vcpu->arch.pc;
339*4882a593Smuzhiyun 	unsigned long badvaddr = vcpu->arch.host_cp0_badvaddr;
340*4882a593Smuzhiyun 	u32 cause = vcpu->arch.host_cp0_cause;
341*4882a593Smuzhiyun 	int ret = RESUME_GUEST;
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun 	if (KSEGX(badvaddr) == CKSEG0 || KSEGX(badvaddr) == CKSEG1) {
344*4882a593Smuzhiyun 		ret = kvm_mips_bad_load(cause, opc, vcpu);
345*4882a593Smuzhiyun 	} else {
346*4882a593Smuzhiyun 		kvm_err("Address Error (LOAD): cause %#x, PC: %p, BadVaddr: %#lx\n",
347*4882a593Smuzhiyun 			cause, opc, badvaddr);
348*4882a593Smuzhiyun 		vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
349*4882a593Smuzhiyun 		ret = RESUME_HOST;
350*4882a593Smuzhiyun 	}
351*4882a593Smuzhiyun 	return ret;
352*4882a593Smuzhiyun }
353*4882a593Smuzhiyun 
kvm_trap_emul_handle_syscall(struct kvm_vcpu * vcpu)354*4882a593Smuzhiyun static int kvm_trap_emul_handle_syscall(struct kvm_vcpu *vcpu)
355*4882a593Smuzhiyun {
356*4882a593Smuzhiyun 	u32 __user *opc = (u32 __user *) vcpu->arch.pc;
357*4882a593Smuzhiyun 	u32 cause = vcpu->arch.host_cp0_cause;
358*4882a593Smuzhiyun 	enum emulation_result er = EMULATE_DONE;
359*4882a593Smuzhiyun 	int ret = RESUME_GUEST;
360*4882a593Smuzhiyun 
361*4882a593Smuzhiyun 	er = kvm_mips_emulate_syscall(cause, opc, vcpu);
362*4882a593Smuzhiyun 	if (er == EMULATE_DONE)
363*4882a593Smuzhiyun 		ret = RESUME_GUEST;
364*4882a593Smuzhiyun 	else {
365*4882a593Smuzhiyun 		vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
366*4882a593Smuzhiyun 		ret = RESUME_HOST;
367*4882a593Smuzhiyun 	}
368*4882a593Smuzhiyun 	return ret;
369*4882a593Smuzhiyun }
370*4882a593Smuzhiyun 
kvm_trap_emul_handle_res_inst(struct kvm_vcpu * vcpu)371*4882a593Smuzhiyun static int kvm_trap_emul_handle_res_inst(struct kvm_vcpu *vcpu)
372*4882a593Smuzhiyun {
373*4882a593Smuzhiyun 	u32 __user *opc = (u32 __user *) vcpu->arch.pc;
374*4882a593Smuzhiyun 	u32 cause = vcpu->arch.host_cp0_cause;
375*4882a593Smuzhiyun 	enum emulation_result er = EMULATE_DONE;
376*4882a593Smuzhiyun 	int ret = RESUME_GUEST;
377*4882a593Smuzhiyun 
378*4882a593Smuzhiyun 	er = kvm_mips_handle_ri(cause, opc, vcpu);
379*4882a593Smuzhiyun 	if (er == EMULATE_DONE)
380*4882a593Smuzhiyun 		ret = RESUME_GUEST;
381*4882a593Smuzhiyun 	else {
382*4882a593Smuzhiyun 		vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
383*4882a593Smuzhiyun 		ret = RESUME_HOST;
384*4882a593Smuzhiyun 	}
385*4882a593Smuzhiyun 	return ret;
386*4882a593Smuzhiyun }
387*4882a593Smuzhiyun 
kvm_trap_emul_handle_break(struct kvm_vcpu * vcpu)388*4882a593Smuzhiyun static int kvm_trap_emul_handle_break(struct kvm_vcpu *vcpu)
389*4882a593Smuzhiyun {
390*4882a593Smuzhiyun 	u32 __user *opc = (u32 __user *) vcpu->arch.pc;
391*4882a593Smuzhiyun 	u32 cause = vcpu->arch.host_cp0_cause;
392*4882a593Smuzhiyun 	enum emulation_result er = EMULATE_DONE;
393*4882a593Smuzhiyun 	int ret = RESUME_GUEST;
394*4882a593Smuzhiyun 
395*4882a593Smuzhiyun 	er = kvm_mips_emulate_bp_exc(cause, opc, vcpu);
396*4882a593Smuzhiyun 	if (er == EMULATE_DONE)
397*4882a593Smuzhiyun 		ret = RESUME_GUEST;
398*4882a593Smuzhiyun 	else {
399*4882a593Smuzhiyun 		vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
400*4882a593Smuzhiyun 		ret = RESUME_HOST;
401*4882a593Smuzhiyun 	}
402*4882a593Smuzhiyun 	return ret;
403*4882a593Smuzhiyun }
404*4882a593Smuzhiyun 
kvm_trap_emul_handle_trap(struct kvm_vcpu * vcpu)405*4882a593Smuzhiyun static int kvm_trap_emul_handle_trap(struct kvm_vcpu *vcpu)
406*4882a593Smuzhiyun {
407*4882a593Smuzhiyun 	u32 __user *opc = (u32 __user *)vcpu->arch.pc;
408*4882a593Smuzhiyun 	u32 cause = vcpu->arch.host_cp0_cause;
409*4882a593Smuzhiyun 	enum emulation_result er = EMULATE_DONE;
410*4882a593Smuzhiyun 	int ret = RESUME_GUEST;
411*4882a593Smuzhiyun 
412*4882a593Smuzhiyun 	er = kvm_mips_emulate_trap_exc(cause, opc, vcpu);
413*4882a593Smuzhiyun 	if (er == EMULATE_DONE) {
414*4882a593Smuzhiyun 		ret = RESUME_GUEST;
415*4882a593Smuzhiyun 	} else {
416*4882a593Smuzhiyun 		vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
417*4882a593Smuzhiyun 		ret = RESUME_HOST;
418*4882a593Smuzhiyun 	}
419*4882a593Smuzhiyun 	return ret;
420*4882a593Smuzhiyun }
421*4882a593Smuzhiyun 
kvm_trap_emul_handle_msa_fpe(struct kvm_vcpu * vcpu)422*4882a593Smuzhiyun static int kvm_trap_emul_handle_msa_fpe(struct kvm_vcpu *vcpu)
423*4882a593Smuzhiyun {
424*4882a593Smuzhiyun 	u32 __user *opc = (u32 __user *)vcpu->arch.pc;
425*4882a593Smuzhiyun 	u32 cause = vcpu->arch.host_cp0_cause;
426*4882a593Smuzhiyun 	enum emulation_result er = EMULATE_DONE;
427*4882a593Smuzhiyun 	int ret = RESUME_GUEST;
428*4882a593Smuzhiyun 
429*4882a593Smuzhiyun 	er = kvm_mips_emulate_msafpe_exc(cause, opc, vcpu);
430*4882a593Smuzhiyun 	if (er == EMULATE_DONE) {
431*4882a593Smuzhiyun 		ret = RESUME_GUEST;
432*4882a593Smuzhiyun 	} else {
433*4882a593Smuzhiyun 		vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
434*4882a593Smuzhiyun 		ret = RESUME_HOST;
435*4882a593Smuzhiyun 	}
436*4882a593Smuzhiyun 	return ret;
437*4882a593Smuzhiyun }
438*4882a593Smuzhiyun 
kvm_trap_emul_handle_fpe(struct kvm_vcpu * vcpu)439*4882a593Smuzhiyun static int kvm_trap_emul_handle_fpe(struct kvm_vcpu *vcpu)
440*4882a593Smuzhiyun {
441*4882a593Smuzhiyun 	u32 __user *opc = (u32 __user *)vcpu->arch.pc;
442*4882a593Smuzhiyun 	u32 cause = vcpu->arch.host_cp0_cause;
443*4882a593Smuzhiyun 	enum emulation_result er = EMULATE_DONE;
444*4882a593Smuzhiyun 	int ret = RESUME_GUEST;
445*4882a593Smuzhiyun 
446*4882a593Smuzhiyun 	er = kvm_mips_emulate_fpe_exc(cause, opc, vcpu);
447*4882a593Smuzhiyun 	if (er == EMULATE_DONE) {
448*4882a593Smuzhiyun 		ret = RESUME_GUEST;
449*4882a593Smuzhiyun 	} else {
450*4882a593Smuzhiyun 		vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
451*4882a593Smuzhiyun 		ret = RESUME_HOST;
452*4882a593Smuzhiyun 	}
453*4882a593Smuzhiyun 	return ret;
454*4882a593Smuzhiyun }
455*4882a593Smuzhiyun 
456*4882a593Smuzhiyun /**
457*4882a593Smuzhiyun  * kvm_trap_emul_handle_msa_disabled() - Guest used MSA while disabled in root.
458*4882a593Smuzhiyun  * @vcpu:	Virtual CPU context.
459*4882a593Smuzhiyun  *
460*4882a593Smuzhiyun  * Handle when the guest attempts to use MSA when it is disabled.
461*4882a593Smuzhiyun  */
kvm_trap_emul_handle_msa_disabled(struct kvm_vcpu * vcpu)462*4882a593Smuzhiyun static int kvm_trap_emul_handle_msa_disabled(struct kvm_vcpu *vcpu)
463*4882a593Smuzhiyun {
464*4882a593Smuzhiyun 	struct mips_coproc *cop0 = vcpu->arch.cop0;
465*4882a593Smuzhiyun 	u32 __user *opc = (u32 __user *) vcpu->arch.pc;
466*4882a593Smuzhiyun 	u32 cause = vcpu->arch.host_cp0_cause;
467*4882a593Smuzhiyun 	enum emulation_result er = EMULATE_DONE;
468*4882a593Smuzhiyun 	int ret = RESUME_GUEST;
469*4882a593Smuzhiyun 
470*4882a593Smuzhiyun 	if (!kvm_mips_guest_has_msa(&vcpu->arch) ||
471*4882a593Smuzhiyun 	    (kvm_read_c0_guest_status(cop0) & (ST0_CU1 | ST0_FR)) == ST0_CU1) {
472*4882a593Smuzhiyun 		/*
473*4882a593Smuzhiyun 		 * No MSA in guest, or FPU enabled and not in FR=1 mode,
474*4882a593Smuzhiyun 		 * guest reserved instruction exception
475*4882a593Smuzhiyun 		 */
476*4882a593Smuzhiyun 		er = kvm_mips_emulate_ri_exc(cause, opc, vcpu);
477*4882a593Smuzhiyun 	} else if (!(kvm_read_c0_guest_config5(cop0) & MIPS_CONF5_MSAEN)) {
478*4882a593Smuzhiyun 		/* MSA disabled by guest, guest MSA disabled exception */
479*4882a593Smuzhiyun 		er = kvm_mips_emulate_msadis_exc(cause, opc, vcpu);
480*4882a593Smuzhiyun 	} else {
481*4882a593Smuzhiyun 		/* Restore MSA/FPU state */
482*4882a593Smuzhiyun 		kvm_own_msa(vcpu);
483*4882a593Smuzhiyun 		er = EMULATE_DONE;
484*4882a593Smuzhiyun 	}
485*4882a593Smuzhiyun 
486*4882a593Smuzhiyun 	switch (er) {
487*4882a593Smuzhiyun 	case EMULATE_DONE:
488*4882a593Smuzhiyun 		ret = RESUME_GUEST;
489*4882a593Smuzhiyun 		break;
490*4882a593Smuzhiyun 
491*4882a593Smuzhiyun 	case EMULATE_FAIL:
492*4882a593Smuzhiyun 		vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
493*4882a593Smuzhiyun 		ret = RESUME_HOST;
494*4882a593Smuzhiyun 		break;
495*4882a593Smuzhiyun 
496*4882a593Smuzhiyun 	default:
497*4882a593Smuzhiyun 		BUG();
498*4882a593Smuzhiyun 	}
499*4882a593Smuzhiyun 	return ret;
500*4882a593Smuzhiyun }
501*4882a593Smuzhiyun 
kvm_trap_emul_hardware_enable(void)502*4882a593Smuzhiyun static int kvm_trap_emul_hardware_enable(void)
503*4882a593Smuzhiyun {
504*4882a593Smuzhiyun 	return 0;
505*4882a593Smuzhiyun }
506*4882a593Smuzhiyun 
kvm_trap_emul_hardware_disable(void)507*4882a593Smuzhiyun static void kvm_trap_emul_hardware_disable(void)
508*4882a593Smuzhiyun {
509*4882a593Smuzhiyun }
510*4882a593Smuzhiyun 
kvm_trap_emul_check_extension(struct kvm * kvm,long ext)511*4882a593Smuzhiyun static int kvm_trap_emul_check_extension(struct kvm *kvm, long ext)
512*4882a593Smuzhiyun {
513*4882a593Smuzhiyun 	int r;
514*4882a593Smuzhiyun 
515*4882a593Smuzhiyun 	switch (ext) {
516*4882a593Smuzhiyun 	case KVM_CAP_MIPS_TE:
517*4882a593Smuzhiyun 		r = 1;
518*4882a593Smuzhiyun 		break;
519*4882a593Smuzhiyun 	case KVM_CAP_IOEVENTFD:
520*4882a593Smuzhiyun 		r = 1;
521*4882a593Smuzhiyun 		break;
522*4882a593Smuzhiyun 	default:
523*4882a593Smuzhiyun 		r = 0;
524*4882a593Smuzhiyun 		break;
525*4882a593Smuzhiyun 	}
526*4882a593Smuzhiyun 
527*4882a593Smuzhiyun 	return r;
528*4882a593Smuzhiyun }
529*4882a593Smuzhiyun 
kvm_trap_emul_vcpu_init(struct kvm_vcpu * vcpu)530*4882a593Smuzhiyun static int kvm_trap_emul_vcpu_init(struct kvm_vcpu *vcpu)
531*4882a593Smuzhiyun {
532*4882a593Smuzhiyun 	struct mm_struct *kern_mm = &vcpu->arch.guest_kernel_mm;
533*4882a593Smuzhiyun 	struct mm_struct *user_mm = &vcpu->arch.guest_user_mm;
534*4882a593Smuzhiyun 
535*4882a593Smuzhiyun 	/*
536*4882a593Smuzhiyun 	 * Allocate GVA -> HPA page tables.
537*4882a593Smuzhiyun 	 * MIPS doesn't use the mm_struct pointer argument.
538*4882a593Smuzhiyun 	 */
539*4882a593Smuzhiyun 	kern_mm->pgd = pgd_alloc(kern_mm);
540*4882a593Smuzhiyun 	if (!kern_mm->pgd)
541*4882a593Smuzhiyun 		return -ENOMEM;
542*4882a593Smuzhiyun 
543*4882a593Smuzhiyun 	user_mm->pgd = pgd_alloc(user_mm);
544*4882a593Smuzhiyun 	if (!user_mm->pgd) {
545*4882a593Smuzhiyun 		pgd_free(kern_mm, kern_mm->pgd);
546*4882a593Smuzhiyun 		return -ENOMEM;
547*4882a593Smuzhiyun 	}
548*4882a593Smuzhiyun 
549*4882a593Smuzhiyun 	return 0;
550*4882a593Smuzhiyun }
551*4882a593Smuzhiyun 
kvm_mips_emul_free_gva_pt(pgd_t * pgd)552*4882a593Smuzhiyun static void kvm_mips_emul_free_gva_pt(pgd_t *pgd)
553*4882a593Smuzhiyun {
554*4882a593Smuzhiyun 	/* Don't free host kernel page tables copied from init_mm.pgd */
555*4882a593Smuzhiyun 	const unsigned long end = 0x80000000;
556*4882a593Smuzhiyun 	unsigned long pgd_va, pud_va, pmd_va;
557*4882a593Smuzhiyun 	p4d_t *p4d;
558*4882a593Smuzhiyun 	pud_t *pud;
559*4882a593Smuzhiyun 	pmd_t *pmd;
560*4882a593Smuzhiyun 	pte_t *pte;
561*4882a593Smuzhiyun 	int i, j, k;
562*4882a593Smuzhiyun 
563*4882a593Smuzhiyun 	for (i = 0; i < USER_PTRS_PER_PGD; i++) {
564*4882a593Smuzhiyun 		if (pgd_none(pgd[i]))
565*4882a593Smuzhiyun 			continue;
566*4882a593Smuzhiyun 
567*4882a593Smuzhiyun 		pgd_va = (unsigned long)i << PGDIR_SHIFT;
568*4882a593Smuzhiyun 		if (pgd_va >= end)
569*4882a593Smuzhiyun 			break;
570*4882a593Smuzhiyun 		p4d = p4d_offset(pgd, 0);
571*4882a593Smuzhiyun 		pud = pud_offset(p4d + i, 0);
572*4882a593Smuzhiyun 		for (j = 0; j < PTRS_PER_PUD; j++) {
573*4882a593Smuzhiyun 			if (pud_none(pud[j]))
574*4882a593Smuzhiyun 				continue;
575*4882a593Smuzhiyun 
576*4882a593Smuzhiyun 			pud_va = pgd_va | ((unsigned long)j << PUD_SHIFT);
577*4882a593Smuzhiyun 			if (pud_va >= end)
578*4882a593Smuzhiyun 				break;
579*4882a593Smuzhiyun 			pmd = pmd_offset(pud + j, 0);
580*4882a593Smuzhiyun 			for (k = 0; k < PTRS_PER_PMD; k++) {
581*4882a593Smuzhiyun 				if (pmd_none(pmd[k]))
582*4882a593Smuzhiyun 					continue;
583*4882a593Smuzhiyun 
584*4882a593Smuzhiyun 				pmd_va = pud_va | (k << PMD_SHIFT);
585*4882a593Smuzhiyun 				if (pmd_va >= end)
586*4882a593Smuzhiyun 					break;
587*4882a593Smuzhiyun 				pte = pte_offset_kernel(pmd + k, 0);
588*4882a593Smuzhiyun 				pte_free_kernel(NULL, pte);
589*4882a593Smuzhiyun 			}
590*4882a593Smuzhiyun 			pmd_free(NULL, pmd);
591*4882a593Smuzhiyun 		}
592*4882a593Smuzhiyun 		pud_free(NULL, pud);
593*4882a593Smuzhiyun 	}
594*4882a593Smuzhiyun 	pgd_free(NULL, pgd);
595*4882a593Smuzhiyun }
596*4882a593Smuzhiyun 
kvm_trap_emul_vcpu_uninit(struct kvm_vcpu * vcpu)597*4882a593Smuzhiyun static void kvm_trap_emul_vcpu_uninit(struct kvm_vcpu *vcpu)
598*4882a593Smuzhiyun {
599*4882a593Smuzhiyun 	kvm_mips_emul_free_gva_pt(vcpu->arch.guest_kernel_mm.pgd);
600*4882a593Smuzhiyun 	kvm_mips_emul_free_gva_pt(vcpu->arch.guest_user_mm.pgd);
601*4882a593Smuzhiyun }
602*4882a593Smuzhiyun 
kvm_trap_emul_vcpu_setup(struct kvm_vcpu * vcpu)603*4882a593Smuzhiyun static int kvm_trap_emul_vcpu_setup(struct kvm_vcpu *vcpu)
604*4882a593Smuzhiyun {
605*4882a593Smuzhiyun 	struct mips_coproc *cop0 = vcpu->arch.cop0;
606*4882a593Smuzhiyun 	u32 config, config1;
607*4882a593Smuzhiyun 	int vcpu_id = vcpu->vcpu_id;
608*4882a593Smuzhiyun 
609*4882a593Smuzhiyun 	/* Start off the timer at 100 MHz */
610*4882a593Smuzhiyun 	kvm_mips_init_count(vcpu, 100*1000*1000);
611*4882a593Smuzhiyun 
612*4882a593Smuzhiyun 	/*
613*4882a593Smuzhiyun 	 * Arch specific stuff, set up config registers properly so that the
614*4882a593Smuzhiyun 	 * guest will come up as expected
615*4882a593Smuzhiyun 	 */
616*4882a593Smuzhiyun #ifndef CONFIG_CPU_MIPSR6
617*4882a593Smuzhiyun 	/* r2-r5, simulate a MIPS 24kc */
618*4882a593Smuzhiyun 	kvm_write_c0_guest_prid(cop0, 0x00019300);
619*4882a593Smuzhiyun #else
620*4882a593Smuzhiyun 	/* r6+, simulate a generic QEMU machine */
621*4882a593Smuzhiyun 	kvm_write_c0_guest_prid(cop0, 0x00010000);
622*4882a593Smuzhiyun #endif
623*4882a593Smuzhiyun 	/*
624*4882a593Smuzhiyun 	 * Have config1, Cacheable, noncoherent, write-back, write allocate.
625*4882a593Smuzhiyun 	 * Endianness, arch revision & virtually tagged icache should match
626*4882a593Smuzhiyun 	 * host.
627*4882a593Smuzhiyun 	 */
628*4882a593Smuzhiyun 	config = read_c0_config() & MIPS_CONF_AR;
629*4882a593Smuzhiyun 	config |= MIPS_CONF_M | CONF_CM_CACHABLE_NONCOHERENT | MIPS_CONF_MT_TLB;
630*4882a593Smuzhiyun #ifdef CONFIG_CPU_BIG_ENDIAN
631*4882a593Smuzhiyun 	config |= CONF_BE;
632*4882a593Smuzhiyun #endif
633*4882a593Smuzhiyun 	if (cpu_has_vtag_icache)
634*4882a593Smuzhiyun 		config |= MIPS_CONF_VI;
635*4882a593Smuzhiyun 	kvm_write_c0_guest_config(cop0, config);
636*4882a593Smuzhiyun 
637*4882a593Smuzhiyun 	/* Read the cache characteristics from the host Config1 Register */
638*4882a593Smuzhiyun 	config1 = (read_c0_config1() & ~0x7f);
639*4882a593Smuzhiyun 
640*4882a593Smuzhiyun 	/* DCache line size not correctly reported in Config1 on Octeon CPUs */
641*4882a593Smuzhiyun 	if (cpu_dcache_line_size()) {
642*4882a593Smuzhiyun 		config1 &= ~MIPS_CONF1_DL;
643*4882a593Smuzhiyun 		config1 |= ((ilog2(cpu_dcache_line_size()) - 1) <<
644*4882a593Smuzhiyun 			    MIPS_CONF1_DL_SHF) & MIPS_CONF1_DL;
645*4882a593Smuzhiyun 	}
646*4882a593Smuzhiyun 
647*4882a593Smuzhiyun 	/* Set up MMU size */
648*4882a593Smuzhiyun 	config1 &= ~(0x3f << 25);
649*4882a593Smuzhiyun 	config1 |= ((KVM_MIPS_GUEST_TLB_SIZE - 1) << 25);
650*4882a593Smuzhiyun 
651*4882a593Smuzhiyun 	/* We unset some bits that we aren't emulating */
652*4882a593Smuzhiyun 	config1 &= ~(MIPS_CONF1_C2 | MIPS_CONF1_MD | MIPS_CONF1_PC |
653*4882a593Smuzhiyun 		     MIPS_CONF1_WR | MIPS_CONF1_CA);
654*4882a593Smuzhiyun 	kvm_write_c0_guest_config1(cop0, config1);
655*4882a593Smuzhiyun 
656*4882a593Smuzhiyun 	/* Have config3, no tertiary/secondary caches implemented */
657*4882a593Smuzhiyun 	kvm_write_c0_guest_config2(cop0, MIPS_CONF_M);
658*4882a593Smuzhiyun 	/* MIPS_CONF_M | (read_c0_config2() & 0xfff) */
659*4882a593Smuzhiyun 
660*4882a593Smuzhiyun 	/* Have config4, UserLocal */
661*4882a593Smuzhiyun 	kvm_write_c0_guest_config3(cop0, MIPS_CONF_M | MIPS_CONF3_ULRI);
662*4882a593Smuzhiyun 
663*4882a593Smuzhiyun 	/* Have config5 */
664*4882a593Smuzhiyun 	kvm_write_c0_guest_config4(cop0, MIPS_CONF_M);
665*4882a593Smuzhiyun 
666*4882a593Smuzhiyun 	/* No config6 */
667*4882a593Smuzhiyun 	kvm_write_c0_guest_config5(cop0, 0);
668*4882a593Smuzhiyun 
669*4882a593Smuzhiyun 	/* Set Wait IE/IXMT Ignore in Config7, IAR, AR */
670*4882a593Smuzhiyun 	kvm_write_c0_guest_config7(cop0, (MIPS_CONF7_WII) | (1 << 10));
671*4882a593Smuzhiyun 
672*4882a593Smuzhiyun 	/* Status */
673*4882a593Smuzhiyun 	kvm_write_c0_guest_status(cop0, ST0_BEV | ST0_ERL);
674*4882a593Smuzhiyun 
675*4882a593Smuzhiyun 	/*
676*4882a593Smuzhiyun 	 * Setup IntCtl defaults, compatibility mode for timer interrupts (HW5)
677*4882a593Smuzhiyun 	 */
678*4882a593Smuzhiyun 	kvm_write_c0_guest_intctl(cop0, 0xFC000000);
679*4882a593Smuzhiyun 
680*4882a593Smuzhiyun 	/* Put in vcpu id as CPUNum into Ebase Reg to handle SMP Guests */
681*4882a593Smuzhiyun 	kvm_write_c0_guest_ebase(cop0, KVM_GUEST_KSEG0 |
682*4882a593Smuzhiyun 				       (vcpu_id & MIPS_EBASE_CPUNUM));
683*4882a593Smuzhiyun 
684*4882a593Smuzhiyun 	/* Put PC at guest reset vector */
685*4882a593Smuzhiyun 	vcpu->arch.pc = KVM_GUEST_CKSEG1ADDR(0x1fc00000);
686*4882a593Smuzhiyun 
687*4882a593Smuzhiyun 	return 0;
688*4882a593Smuzhiyun }
689*4882a593Smuzhiyun 
kvm_trap_emul_flush_shadow_all(struct kvm * kvm)690*4882a593Smuzhiyun static void kvm_trap_emul_flush_shadow_all(struct kvm *kvm)
691*4882a593Smuzhiyun {
692*4882a593Smuzhiyun 	/* Flush GVA page tables and invalidate GVA ASIDs on all VCPUs */
693*4882a593Smuzhiyun 	kvm_flush_remote_tlbs(kvm);
694*4882a593Smuzhiyun }
695*4882a593Smuzhiyun 
kvm_trap_emul_flush_shadow_memslot(struct kvm * kvm,const struct kvm_memory_slot * slot)696*4882a593Smuzhiyun static void kvm_trap_emul_flush_shadow_memslot(struct kvm *kvm,
697*4882a593Smuzhiyun 					const struct kvm_memory_slot *slot)
698*4882a593Smuzhiyun {
699*4882a593Smuzhiyun 	kvm_trap_emul_flush_shadow_all(kvm);
700*4882a593Smuzhiyun }
701*4882a593Smuzhiyun 
702*4882a593Smuzhiyun static u64 kvm_trap_emul_get_one_regs[] = {
703*4882a593Smuzhiyun 	KVM_REG_MIPS_CP0_INDEX,
704*4882a593Smuzhiyun 	KVM_REG_MIPS_CP0_ENTRYLO0,
705*4882a593Smuzhiyun 	KVM_REG_MIPS_CP0_ENTRYLO1,
706*4882a593Smuzhiyun 	KVM_REG_MIPS_CP0_CONTEXT,
707*4882a593Smuzhiyun 	KVM_REG_MIPS_CP0_USERLOCAL,
708*4882a593Smuzhiyun 	KVM_REG_MIPS_CP0_PAGEMASK,
709*4882a593Smuzhiyun 	KVM_REG_MIPS_CP0_WIRED,
710*4882a593Smuzhiyun 	KVM_REG_MIPS_CP0_HWRENA,
711*4882a593Smuzhiyun 	KVM_REG_MIPS_CP0_BADVADDR,
712*4882a593Smuzhiyun 	KVM_REG_MIPS_CP0_COUNT,
713*4882a593Smuzhiyun 	KVM_REG_MIPS_CP0_ENTRYHI,
714*4882a593Smuzhiyun 	KVM_REG_MIPS_CP0_COMPARE,
715*4882a593Smuzhiyun 	KVM_REG_MIPS_CP0_STATUS,
716*4882a593Smuzhiyun 	KVM_REG_MIPS_CP0_INTCTL,
717*4882a593Smuzhiyun 	KVM_REG_MIPS_CP0_CAUSE,
718*4882a593Smuzhiyun 	KVM_REG_MIPS_CP0_EPC,
719*4882a593Smuzhiyun 	KVM_REG_MIPS_CP0_PRID,
720*4882a593Smuzhiyun 	KVM_REG_MIPS_CP0_EBASE,
721*4882a593Smuzhiyun 	KVM_REG_MIPS_CP0_CONFIG,
722*4882a593Smuzhiyun 	KVM_REG_MIPS_CP0_CONFIG1,
723*4882a593Smuzhiyun 	KVM_REG_MIPS_CP0_CONFIG2,
724*4882a593Smuzhiyun 	KVM_REG_MIPS_CP0_CONFIG3,
725*4882a593Smuzhiyun 	KVM_REG_MIPS_CP0_CONFIG4,
726*4882a593Smuzhiyun 	KVM_REG_MIPS_CP0_CONFIG5,
727*4882a593Smuzhiyun 	KVM_REG_MIPS_CP0_CONFIG7,
728*4882a593Smuzhiyun 	KVM_REG_MIPS_CP0_ERROREPC,
729*4882a593Smuzhiyun 	KVM_REG_MIPS_CP0_KSCRATCH1,
730*4882a593Smuzhiyun 	KVM_REG_MIPS_CP0_KSCRATCH2,
731*4882a593Smuzhiyun 	KVM_REG_MIPS_CP0_KSCRATCH3,
732*4882a593Smuzhiyun 	KVM_REG_MIPS_CP0_KSCRATCH4,
733*4882a593Smuzhiyun 	KVM_REG_MIPS_CP0_KSCRATCH5,
734*4882a593Smuzhiyun 	KVM_REG_MIPS_CP0_KSCRATCH6,
735*4882a593Smuzhiyun 
736*4882a593Smuzhiyun 	KVM_REG_MIPS_COUNT_CTL,
737*4882a593Smuzhiyun 	KVM_REG_MIPS_COUNT_RESUME,
738*4882a593Smuzhiyun 	KVM_REG_MIPS_COUNT_HZ,
739*4882a593Smuzhiyun };
740*4882a593Smuzhiyun 
kvm_trap_emul_num_regs(struct kvm_vcpu * vcpu)741*4882a593Smuzhiyun static unsigned long kvm_trap_emul_num_regs(struct kvm_vcpu *vcpu)
742*4882a593Smuzhiyun {
743*4882a593Smuzhiyun 	return ARRAY_SIZE(kvm_trap_emul_get_one_regs);
744*4882a593Smuzhiyun }
745*4882a593Smuzhiyun 
kvm_trap_emul_copy_reg_indices(struct kvm_vcpu * vcpu,u64 __user * indices)746*4882a593Smuzhiyun static int kvm_trap_emul_copy_reg_indices(struct kvm_vcpu *vcpu,
747*4882a593Smuzhiyun 					  u64 __user *indices)
748*4882a593Smuzhiyun {
749*4882a593Smuzhiyun 	if (copy_to_user(indices, kvm_trap_emul_get_one_regs,
750*4882a593Smuzhiyun 			 sizeof(kvm_trap_emul_get_one_regs)))
751*4882a593Smuzhiyun 		return -EFAULT;
752*4882a593Smuzhiyun 	indices += ARRAY_SIZE(kvm_trap_emul_get_one_regs);
753*4882a593Smuzhiyun 
754*4882a593Smuzhiyun 	return 0;
755*4882a593Smuzhiyun }
756*4882a593Smuzhiyun 
kvm_trap_emul_get_one_reg(struct kvm_vcpu * vcpu,const struct kvm_one_reg * reg,s64 * v)757*4882a593Smuzhiyun static int kvm_trap_emul_get_one_reg(struct kvm_vcpu *vcpu,
758*4882a593Smuzhiyun 				     const struct kvm_one_reg *reg,
759*4882a593Smuzhiyun 				     s64 *v)
760*4882a593Smuzhiyun {
761*4882a593Smuzhiyun 	struct mips_coproc *cop0 = vcpu->arch.cop0;
762*4882a593Smuzhiyun 
763*4882a593Smuzhiyun 	switch (reg->id) {
764*4882a593Smuzhiyun 	case KVM_REG_MIPS_CP0_INDEX:
765*4882a593Smuzhiyun 		*v = (long)kvm_read_c0_guest_index(cop0);
766*4882a593Smuzhiyun 		break;
767*4882a593Smuzhiyun 	case KVM_REG_MIPS_CP0_ENTRYLO0:
768*4882a593Smuzhiyun 		*v = kvm_read_c0_guest_entrylo0(cop0);
769*4882a593Smuzhiyun 		break;
770*4882a593Smuzhiyun 	case KVM_REG_MIPS_CP0_ENTRYLO1:
771*4882a593Smuzhiyun 		*v = kvm_read_c0_guest_entrylo1(cop0);
772*4882a593Smuzhiyun 		break;
773*4882a593Smuzhiyun 	case KVM_REG_MIPS_CP0_CONTEXT:
774*4882a593Smuzhiyun 		*v = (long)kvm_read_c0_guest_context(cop0);
775*4882a593Smuzhiyun 		break;
776*4882a593Smuzhiyun 	case KVM_REG_MIPS_CP0_USERLOCAL:
777*4882a593Smuzhiyun 		*v = (long)kvm_read_c0_guest_userlocal(cop0);
778*4882a593Smuzhiyun 		break;
779*4882a593Smuzhiyun 	case KVM_REG_MIPS_CP0_PAGEMASK:
780*4882a593Smuzhiyun 		*v = (long)kvm_read_c0_guest_pagemask(cop0);
781*4882a593Smuzhiyun 		break;
782*4882a593Smuzhiyun 	case KVM_REG_MIPS_CP0_WIRED:
783*4882a593Smuzhiyun 		*v = (long)kvm_read_c0_guest_wired(cop0);
784*4882a593Smuzhiyun 		break;
785*4882a593Smuzhiyun 	case KVM_REG_MIPS_CP0_HWRENA:
786*4882a593Smuzhiyun 		*v = (long)kvm_read_c0_guest_hwrena(cop0);
787*4882a593Smuzhiyun 		break;
788*4882a593Smuzhiyun 	case KVM_REG_MIPS_CP0_BADVADDR:
789*4882a593Smuzhiyun 		*v = (long)kvm_read_c0_guest_badvaddr(cop0);
790*4882a593Smuzhiyun 		break;
791*4882a593Smuzhiyun 	case KVM_REG_MIPS_CP0_ENTRYHI:
792*4882a593Smuzhiyun 		*v = (long)kvm_read_c0_guest_entryhi(cop0);
793*4882a593Smuzhiyun 		break;
794*4882a593Smuzhiyun 	case KVM_REG_MIPS_CP0_COMPARE:
795*4882a593Smuzhiyun 		*v = (long)kvm_read_c0_guest_compare(cop0);
796*4882a593Smuzhiyun 		break;
797*4882a593Smuzhiyun 	case KVM_REG_MIPS_CP0_STATUS:
798*4882a593Smuzhiyun 		*v = (long)kvm_read_c0_guest_status(cop0);
799*4882a593Smuzhiyun 		break;
800*4882a593Smuzhiyun 	case KVM_REG_MIPS_CP0_INTCTL:
801*4882a593Smuzhiyun 		*v = (long)kvm_read_c0_guest_intctl(cop0);
802*4882a593Smuzhiyun 		break;
803*4882a593Smuzhiyun 	case KVM_REG_MIPS_CP0_CAUSE:
804*4882a593Smuzhiyun 		*v = (long)kvm_read_c0_guest_cause(cop0);
805*4882a593Smuzhiyun 		break;
806*4882a593Smuzhiyun 	case KVM_REG_MIPS_CP0_EPC:
807*4882a593Smuzhiyun 		*v = (long)kvm_read_c0_guest_epc(cop0);
808*4882a593Smuzhiyun 		break;
809*4882a593Smuzhiyun 	case KVM_REG_MIPS_CP0_PRID:
810*4882a593Smuzhiyun 		*v = (long)kvm_read_c0_guest_prid(cop0);
811*4882a593Smuzhiyun 		break;
812*4882a593Smuzhiyun 	case KVM_REG_MIPS_CP0_EBASE:
813*4882a593Smuzhiyun 		*v = (long)kvm_read_c0_guest_ebase(cop0);
814*4882a593Smuzhiyun 		break;
815*4882a593Smuzhiyun 	case KVM_REG_MIPS_CP0_CONFIG:
816*4882a593Smuzhiyun 		*v = (long)kvm_read_c0_guest_config(cop0);
817*4882a593Smuzhiyun 		break;
818*4882a593Smuzhiyun 	case KVM_REG_MIPS_CP0_CONFIG1:
819*4882a593Smuzhiyun 		*v = (long)kvm_read_c0_guest_config1(cop0);
820*4882a593Smuzhiyun 		break;
821*4882a593Smuzhiyun 	case KVM_REG_MIPS_CP0_CONFIG2:
822*4882a593Smuzhiyun 		*v = (long)kvm_read_c0_guest_config2(cop0);
823*4882a593Smuzhiyun 		break;
824*4882a593Smuzhiyun 	case KVM_REG_MIPS_CP0_CONFIG3:
825*4882a593Smuzhiyun 		*v = (long)kvm_read_c0_guest_config3(cop0);
826*4882a593Smuzhiyun 		break;
827*4882a593Smuzhiyun 	case KVM_REG_MIPS_CP0_CONFIG4:
828*4882a593Smuzhiyun 		*v = (long)kvm_read_c0_guest_config4(cop0);
829*4882a593Smuzhiyun 		break;
830*4882a593Smuzhiyun 	case KVM_REG_MIPS_CP0_CONFIG5:
831*4882a593Smuzhiyun 		*v = (long)kvm_read_c0_guest_config5(cop0);
832*4882a593Smuzhiyun 		break;
833*4882a593Smuzhiyun 	case KVM_REG_MIPS_CP0_CONFIG7:
834*4882a593Smuzhiyun 		*v = (long)kvm_read_c0_guest_config7(cop0);
835*4882a593Smuzhiyun 		break;
836*4882a593Smuzhiyun 	case KVM_REG_MIPS_CP0_COUNT:
837*4882a593Smuzhiyun 		*v = kvm_mips_read_count(vcpu);
838*4882a593Smuzhiyun 		break;
839*4882a593Smuzhiyun 	case KVM_REG_MIPS_COUNT_CTL:
840*4882a593Smuzhiyun 		*v = vcpu->arch.count_ctl;
841*4882a593Smuzhiyun 		break;
842*4882a593Smuzhiyun 	case KVM_REG_MIPS_COUNT_RESUME:
843*4882a593Smuzhiyun 		*v = ktime_to_ns(vcpu->arch.count_resume);
844*4882a593Smuzhiyun 		break;
845*4882a593Smuzhiyun 	case KVM_REG_MIPS_COUNT_HZ:
846*4882a593Smuzhiyun 		*v = vcpu->arch.count_hz;
847*4882a593Smuzhiyun 		break;
848*4882a593Smuzhiyun 	case KVM_REG_MIPS_CP0_ERROREPC:
849*4882a593Smuzhiyun 		*v = (long)kvm_read_c0_guest_errorepc(cop0);
850*4882a593Smuzhiyun 		break;
851*4882a593Smuzhiyun 	case KVM_REG_MIPS_CP0_KSCRATCH1:
852*4882a593Smuzhiyun 		*v = (long)kvm_read_c0_guest_kscratch1(cop0);
853*4882a593Smuzhiyun 		break;
854*4882a593Smuzhiyun 	case KVM_REG_MIPS_CP0_KSCRATCH2:
855*4882a593Smuzhiyun 		*v = (long)kvm_read_c0_guest_kscratch2(cop0);
856*4882a593Smuzhiyun 		break;
857*4882a593Smuzhiyun 	case KVM_REG_MIPS_CP0_KSCRATCH3:
858*4882a593Smuzhiyun 		*v = (long)kvm_read_c0_guest_kscratch3(cop0);
859*4882a593Smuzhiyun 		break;
860*4882a593Smuzhiyun 	case KVM_REG_MIPS_CP0_KSCRATCH4:
861*4882a593Smuzhiyun 		*v = (long)kvm_read_c0_guest_kscratch4(cop0);
862*4882a593Smuzhiyun 		break;
863*4882a593Smuzhiyun 	case KVM_REG_MIPS_CP0_KSCRATCH5:
864*4882a593Smuzhiyun 		*v = (long)kvm_read_c0_guest_kscratch5(cop0);
865*4882a593Smuzhiyun 		break;
866*4882a593Smuzhiyun 	case KVM_REG_MIPS_CP0_KSCRATCH6:
867*4882a593Smuzhiyun 		*v = (long)kvm_read_c0_guest_kscratch6(cop0);
868*4882a593Smuzhiyun 		break;
869*4882a593Smuzhiyun 	default:
870*4882a593Smuzhiyun 		return -EINVAL;
871*4882a593Smuzhiyun 	}
872*4882a593Smuzhiyun 	return 0;
873*4882a593Smuzhiyun }
874*4882a593Smuzhiyun 
kvm_trap_emul_set_one_reg(struct kvm_vcpu * vcpu,const struct kvm_one_reg * reg,s64 v)875*4882a593Smuzhiyun static int kvm_trap_emul_set_one_reg(struct kvm_vcpu *vcpu,
876*4882a593Smuzhiyun 				     const struct kvm_one_reg *reg,
877*4882a593Smuzhiyun 				     s64 v)
878*4882a593Smuzhiyun {
879*4882a593Smuzhiyun 	struct mips_coproc *cop0 = vcpu->arch.cop0;
880*4882a593Smuzhiyun 	int ret = 0;
881*4882a593Smuzhiyun 	unsigned int cur, change;
882*4882a593Smuzhiyun 
883*4882a593Smuzhiyun 	switch (reg->id) {
884*4882a593Smuzhiyun 	case KVM_REG_MIPS_CP0_INDEX:
885*4882a593Smuzhiyun 		kvm_write_c0_guest_index(cop0, v);
886*4882a593Smuzhiyun 		break;
887*4882a593Smuzhiyun 	case KVM_REG_MIPS_CP0_ENTRYLO0:
888*4882a593Smuzhiyun 		kvm_write_c0_guest_entrylo0(cop0, v);
889*4882a593Smuzhiyun 		break;
890*4882a593Smuzhiyun 	case KVM_REG_MIPS_CP0_ENTRYLO1:
891*4882a593Smuzhiyun 		kvm_write_c0_guest_entrylo1(cop0, v);
892*4882a593Smuzhiyun 		break;
893*4882a593Smuzhiyun 	case KVM_REG_MIPS_CP0_CONTEXT:
894*4882a593Smuzhiyun 		kvm_write_c0_guest_context(cop0, v);
895*4882a593Smuzhiyun 		break;
896*4882a593Smuzhiyun 	case KVM_REG_MIPS_CP0_USERLOCAL:
897*4882a593Smuzhiyun 		kvm_write_c0_guest_userlocal(cop0, v);
898*4882a593Smuzhiyun 		break;
899*4882a593Smuzhiyun 	case KVM_REG_MIPS_CP0_PAGEMASK:
900*4882a593Smuzhiyun 		kvm_write_c0_guest_pagemask(cop0, v);
901*4882a593Smuzhiyun 		break;
902*4882a593Smuzhiyun 	case KVM_REG_MIPS_CP0_WIRED:
903*4882a593Smuzhiyun 		kvm_write_c0_guest_wired(cop0, v);
904*4882a593Smuzhiyun 		break;
905*4882a593Smuzhiyun 	case KVM_REG_MIPS_CP0_HWRENA:
906*4882a593Smuzhiyun 		kvm_write_c0_guest_hwrena(cop0, v);
907*4882a593Smuzhiyun 		break;
908*4882a593Smuzhiyun 	case KVM_REG_MIPS_CP0_BADVADDR:
909*4882a593Smuzhiyun 		kvm_write_c0_guest_badvaddr(cop0, v);
910*4882a593Smuzhiyun 		break;
911*4882a593Smuzhiyun 	case KVM_REG_MIPS_CP0_ENTRYHI:
912*4882a593Smuzhiyun 		kvm_write_c0_guest_entryhi(cop0, v);
913*4882a593Smuzhiyun 		break;
914*4882a593Smuzhiyun 	case KVM_REG_MIPS_CP0_STATUS:
915*4882a593Smuzhiyun 		kvm_write_c0_guest_status(cop0, v);
916*4882a593Smuzhiyun 		break;
917*4882a593Smuzhiyun 	case KVM_REG_MIPS_CP0_INTCTL:
918*4882a593Smuzhiyun 		/* No VInt, so no VS, read-only for now */
919*4882a593Smuzhiyun 		break;
920*4882a593Smuzhiyun 	case KVM_REG_MIPS_CP0_EPC:
921*4882a593Smuzhiyun 		kvm_write_c0_guest_epc(cop0, v);
922*4882a593Smuzhiyun 		break;
923*4882a593Smuzhiyun 	case KVM_REG_MIPS_CP0_PRID:
924*4882a593Smuzhiyun 		kvm_write_c0_guest_prid(cop0, v);
925*4882a593Smuzhiyun 		break;
926*4882a593Smuzhiyun 	case KVM_REG_MIPS_CP0_EBASE:
927*4882a593Smuzhiyun 		/*
928*4882a593Smuzhiyun 		 * Allow core number to be written, but the exception base must
929*4882a593Smuzhiyun 		 * remain in guest KSeg0.
930*4882a593Smuzhiyun 		 */
931*4882a593Smuzhiyun 		kvm_change_c0_guest_ebase(cop0, 0x1ffff000 | MIPS_EBASE_CPUNUM,
932*4882a593Smuzhiyun 					  v);
933*4882a593Smuzhiyun 		break;
934*4882a593Smuzhiyun 	case KVM_REG_MIPS_CP0_COUNT:
935*4882a593Smuzhiyun 		kvm_mips_write_count(vcpu, v);
936*4882a593Smuzhiyun 		break;
937*4882a593Smuzhiyun 	case KVM_REG_MIPS_CP0_COMPARE:
938*4882a593Smuzhiyun 		kvm_mips_write_compare(vcpu, v, false);
939*4882a593Smuzhiyun 		break;
940*4882a593Smuzhiyun 	case KVM_REG_MIPS_CP0_CAUSE:
941*4882a593Smuzhiyun 		/*
942*4882a593Smuzhiyun 		 * If the timer is stopped or started (DC bit) it must look
943*4882a593Smuzhiyun 		 * atomic with changes to the interrupt pending bits (TI, IRQ5).
944*4882a593Smuzhiyun 		 * A timer interrupt should not happen in between.
945*4882a593Smuzhiyun 		 */
946*4882a593Smuzhiyun 		if ((kvm_read_c0_guest_cause(cop0) ^ v) & CAUSEF_DC) {
947*4882a593Smuzhiyun 			if (v & CAUSEF_DC) {
948*4882a593Smuzhiyun 				/* disable timer first */
949*4882a593Smuzhiyun 				kvm_mips_count_disable_cause(vcpu);
950*4882a593Smuzhiyun 				kvm_change_c0_guest_cause(cop0, (u32)~CAUSEF_DC,
951*4882a593Smuzhiyun 							  v);
952*4882a593Smuzhiyun 			} else {
953*4882a593Smuzhiyun 				/* enable timer last */
954*4882a593Smuzhiyun 				kvm_change_c0_guest_cause(cop0, (u32)~CAUSEF_DC,
955*4882a593Smuzhiyun 							  v);
956*4882a593Smuzhiyun 				kvm_mips_count_enable_cause(vcpu);
957*4882a593Smuzhiyun 			}
958*4882a593Smuzhiyun 		} else {
959*4882a593Smuzhiyun 			kvm_write_c0_guest_cause(cop0, v);
960*4882a593Smuzhiyun 		}
961*4882a593Smuzhiyun 		break;
962*4882a593Smuzhiyun 	case KVM_REG_MIPS_CP0_CONFIG:
963*4882a593Smuzhiyun 		/* read-only for now */
964*4882a593Smuzhiyun 		break;
965*4882a593Smuzhiyun 	case KVM_REG_MIPS_CP0_CONFIG1:
966*4882a593Smuzhiyun 		cur = kvm_read_c0_guest_config1(cop0);
967*4882a593Smuzhiyun 		change = (cur ^ v) & kvm_mips_config1_wrmask(vcpu);
968*4882a593Smuzhiyun 		if (change) {
969*4882a593Smuzhiyun 			v = cur ^ change;
970*4882a593Smuzhiyun 			kvm_write_c0_guest_config1(cop0, v);
971*4882a593Smuzhiyun 		}
972*4882a593Smuzhiyun 		break;
973*4882a593Smuzhiyun 	case KVM_REG_MIPS_CP0_CONFIG2:
974*4882a593Smuzhiyun 		/* read-only for now */
975*4882a593Smuzhiyun 		break;
976*4882a593Smuzhiyun 	case KVM_REG_MIPS_CP0_CONFIG3:
977*4882a593Smuzhiyun 		cur = kvm_read_c0_guest_config3(cop0);
978*4882a593Smuzhiyun 		change = (cur ^ v) & kvm_mips_config3_wrmask(vcpu);
979*4882a593Smuzhiyun 		if (change) {
980*4882a593Smuzhiyun 			v = cur ^ change;
981*4882a593Smuzhiyun 			kvm_write_c0_guest_config3(cop0, v);
982*4882a593Smuzhiyun 		}
983*4882a593Smuzhiyun 		break;
984*4882a593Smuzhiyun 	case KVM_REG_MIPS_CP0_CONFIG4:
985*4882a593Smuzhiyun 		cur = kvm_read_c0_guest_config4(cop0);
986*4882a593Smuzhiyun 		change = (cur ^ v) & kvm_mips_config4_wrmask(vcpu);
987*4882a593Smuzhiyun 		if (change) {
988*4882a593Smuzhiyun 			v = cur ^ change;
989*4882a593Smuzhiyun 			kvm_write_c0_guest_config4(cop0, v);
990*4882a593Smuzhiyun 		}
991*4882a593Smuzhiyun 		break;
992*4882a593Smuzhiyun 	case KVM_REG_MIPS_CP0_CONFIG5:
993*4882a593Smuzhiyun 		cur = kvm_read_c0_guest_config5(cop0);
994*4882a593Smuzhiyun 		change = (cur ^ v) & kvm_mips_config5_wrmask(vcpu);
995*4882a593Smuzhiyun 		if (change) {
996*4882a593Smuzhiyun 			v = cur ^ change;
997*4882a593Smuzhiyun 			kvm_write_c0_guest_config5(cop0, v);
998*4882a593Smuzhiyun 		}
999*4882a593Smuzhiyun 		break;
1000*4882a593Smuzhiyun 	case KVM_REG_MIPS_CP0_CONFIG7:
1001*4882a593Smuzhiyun 		/* writes ignored */
1002*4882a593Smuzhiyun 		break;
1003*4882a593Smuzhiyun 	case KVM_REG_MIPS_COUNT_CTL:
1004*4882a593Smuzhiyun 		ret = kvm_mips_set_count_ctl(vcpu, v);
1005*4882a593Smuzhiyun 		break;
1006*4882a593Smuzhiyun 	case KVM_REG_MIPS_COUNT_RESUME:
1007*4882a593Smuzhiyun 		ret = kvm_mips_set_count_resume(vcpu, v);
1008*4882a593Smuzhiyun 		break;
1009*4882a593Smuzhiyun 	case KVM_REG_MIPS_COUNT_HZ:
1010*4882a593Smuzhiyun 		ret = kvm_mips_set_count_hz(vcpu, v);
1011*4882a593Smuzhiyun 		break;
1012*4882a593Smuzhiyun 	case KVM_REG_MIPS_CP0_ERROREPC:
1013*4882a593Smuzhiyun 		kvm_write_c0_guest_errorepc(cop0, v);
1014*4882a593Smuzhiyun 		break;
1015*4882a593Smuzhiyun 	case KVM_REG_MIPS_CP0_KSCRATCH1:
1016*4882a593Smuzhiyun 		kvm_write_c0_guest_kscratch1(cop0, v);
1017*4882a593Smuzhiyun 		break;
1018*4882a593Smuzhiyun 	case KVM_REG_MIPS_CP0_KSCRATCH2:
1019*4882a593Smuzhiyun 		kvm_write_c0_guest_kscratch2(cop0, v);
1020*4882a593Smuzhiyun 		break;
1021*4882a593Smuzhiyun 	case KVM_REG_MIPS_CP0_KSCRATCH3:
1022*4882a593Smuzhiyun 		kvm_write_c0_guest_kscratch3(cop0, v);
1023*4882a593Smuzhiyun 		break;
1024*4882a593Smuzhiyun 	case KVM_REG_MIPS_CP0_KSCRATCH4:
1025*4882a593Smuzhiyun 		kvm_write_c0_guest_kscratch4(cop0, v);
1026*4882a593Smuzhiyun 		break;
1027*4882a593Smuzhiyun 	case KVM_REG_MIPS_CP0_KSCRATCH5:
1028*4882a593Smuzhiyun 		kvm_write_c0_guest_kscratch5(cop0, v);
1029*4882a593Smuzhiyun 		break;
1030*4882a593Smuzhiyun 	case KVM_REG_MIPS_CP0_KSCRATCH6:
1031*4882a593Smuzhiyun 		kvm_write_c0_guest_kscratch6(cop0, v);
1032*4882a593Smuzhiyun 		break;
1033*4882a593Smuzhiyun 	default:
1034*4882a593Smuzhiyun 		return -EINVAL;
1035*4882a593Smuzhiyun 	}
1036*4882a593Smuzhiyun 	return ret;
1037*4882a593Smuzhiyun }
1038*4882a593Smuzhiyun 
kvm_trap_emul_vcpu_load(struct kvm_vcpu * vcpu,int cpu)1039*4882a593Smuzhiyun static int kvm_trap_emul_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
1040*4882a593Smuzhiyun {
1041*4882a593Smuzhiyun 	struct mm_struct *kern_mm = &vcpu->arch.guest_kernel_mm;
1042*4882a593Smuzhiyun 	struct mm_struct *user_mm = &vcpu->arch.guest_user_mm;
1043*4882a593Smuzhiyun 	struct mm_struct *mm;
1044*4882a593Smuzhiyun 
1045*4882a593Smuzhiyun 	/*
1046*4882a593Smuzhiyun 	 * Were we in guest context? If so, restore the appropriate ASID based
1047*4882a593Smuzhiyun 	 * on the mode of the Guest (Kernel/User).
1048*4882a593Smuzhiyun 	 */
1049*4882a593Smuzhiyun 	if (current->flags & PF_VCPU) {
1050*4882a593Smuzhiyun 		mm = KVM_GUEST_KERNEL_MODE(vcpu) ? kern_mm : user_mm;
1051*4882a593Smuzhiyun 		check_switch_mmu_context(mm);
1052*4882a593Smuzhiyun 		kvm_mips_suspend_mm(cpu);
1053*4882a593Smuzhiyun 		ehb();
1054*4882a593Smuzhiyun 	}
1055*4882a593Smuzhiyun 
1056*4882a593Smuzhiyun 	return 0;
1057*4882a593Smuzhiyun }
1058*4882a593Smuzhiyun 
kvm_trap_emul_vcpu_put(struct kvm_vcpu * vcpu,int cpu)1059*4882a593Smuzhiyun static int kvm_trap_emul_vcpu_put(struct kvm_vcpu *vcpu, int cpu)
1060*4882a593Smuzhiyun {
1061*4882a593Smuzhiyun 	kvm_lose_fpu(vcpu);
1062*4882a593Smuzhiyun 
1063*4882a593Smuzhiyun 	if (current->flags & PF_VCPU) {
1064*4882a593Smuzhiyun 		/* Restore normal Linux process memory map */
1065*4882a593Smuzhiyun 		check_switch_mmu_context(current->mm);
1066*4882a593Smuzhiyun 		kvm_mips_resume_mm(cpu);
1067*4882a593Smuzhiyun 		ehb();
1068*4882a593Smuzhiyun 	}
1069*4882a593Smuzhiyun 
1070*4882a593Smuzhiyun 	return 0;
1071*4882a593Smuzhiyun }
1072*4882a593Smuzhiyun 
kvm_trap_emul_check_requests(struct kvm_vcpu * vcpu,int cpu,bool reload_asid)1073*4882a593Smuzhiyun static void kvm_trap_emul_check_requests(struct kvm_vcpu *vcpu, int cpu,
1074*4882a593Smuzhiyun 					 bool reload_asid)
1075*4882a593Smuzhiyun {
1076*4882a593Smuzhiyun 	struct mm_struct *kern_mm = &vcpu->arch.guest_kernel_mm;
1077*4882a593Smuzhiyun 	struct mm_struct *user_mm = &vcpu->arch.guest_user_mm;
1078*4882a593Smuzhiyun 	struct mm_struct *mm;
1079*4882a593Smuzhiyun 	int i;
1080*4882a593Smuzhiyun 
1081*4882a593Smuzhiyun 	if (likely(!kvm_request_pending(vcpu)))
1082*4882a593Smuzhiyun 		return;
1083*4882a593Smuzhiyun 
1084*4882a593Smuzhiyun 	if (kvm_check_request(KVM_REQ_TLB_FLUSH, vcpu)) {
1085*4882a593Smuzhiyun 		/*
1086*4882a593Smuzhiyun 		 * Both kernel & user GVA mappings must be invalidated. The
1087*4882a593Smuzhiyun 		 * caller is just about to check whether the ASID is stale
1088*4882a593Smuzhiyun 		 * anyway so no need to reload it here.
1089*4882a593Smuzhiyun 		 */
1090*4882a593Smuzhiyun 		kvm_mips_flush_gva_pt(kern_mm->pgd, KMF_GPA | KMF_KERN);
1091*4882a593Smuzhiyun 		kvm_mips_flush_gva_pt(user_mm->pgd, KMF_GPA | KMF_USER);
1092*4882a593Smuzhiyun 		for_each_possible_cpu(i) {
1093*4882a593Smuzhiyun 			set_cpu_context(i, kern_mm, 0);
1094*4882a593Smuzhiyun 			set_cpu_context(i, user_mm, 0);
1095*4882a593Smuzhiyun 		}
1096*4882a593Smuzhiyun 
1097*4882a593Smuzhiyun 		/* Generate new ASID for current mode */
1098*4882a593Smuzhiyun 		if (reload_asid) {
1099*4882a593Smuzhiyun 			mm = KVM_GUEST_KERNEL_MODE(vcpu) ? kern_mm : user_mm;
1100*4882a593Smuzhiyun 			get_new_mmu_context(mm);
1101*4882a593Smuzhiyun 			htw_stop();
1102*4882a593Smuzhiyun 			write_c0_entryhi(cpu_asid(cpu, mm));
1103*4882a593Smuzhiyun 			TLBMISS_HANDLER_SETUP_PGD(mm->pgd);
1104*4882a593Smuzhiyun 			htw_start();
1105*4882a593Smuzhiyun 		}
1106*4882a593Smuzhiyun 	}
1107*4882a593Smuzhiyun }
1108*4882a593Smuzhiyun 
1109*4882a593Smuzhiyun /**
1110*4882a593Smuzhiyun  * kvm_trap_emul_gva_lockless_begin() - Begin lockless access to GVA space.
1111*4882a593Smuzhiyun  * @vcpu:	VCPU pointer.
1112*4882a593Smuzhiyun  *
1113*4882a593Smuzhiyun  * Call before a GVA space access outside of guest mode, to ensure that
1114*4882a593Smuzhiyun  * asynchronous TLB flush requests are handled or delayed until completion of
1115*4882a593Smuzhiyun  * the GVA access (as indicated by a matching kvm_trap_emul_gva_lockless_end()).
1116*4882a593Smuzhiyun  *
1117*4882a593Smuzhiyun  * Should be called with IRQs already enabled.
1118*4882a593Smuzhiyun  */
kvm_trap_emul_gva_lockless_begin(struct kvm_vcpu * vcpu)1119*4882a593Smuzhiyun void kvm_trap_emul_gva_lockless_begin(struct kvm_vcpu *vcpu)
1120*4882a593Smuzhiyun {
1121*4882a593Smuzhiyun 	/* We re-enable IRQs in kvm_trap_emul_gva_lockless_end() */
1122*4882a593Smuzhiyun 	WARN_ON_ONCE(irqs_disabled());
1123*4882a593Smuzhiyun 
1124*4882a593Smuzhiyun 	/*
1125*4882a593Smuzhiyun 	 * The caller is about to access the GVA space, so we set the mode to
1126*4882a593Smuzhiyun 	 * force TLB flush requests to send an IPI, and also disable IRQs to
1127*4882a593Smuzhiyun 	 * delay IPI handling until kvm_trap_emul_gva_lockless_end().
1128*4882a593Smuzhiyun 	 */
1129*4882a593Smuzhiyun 	local_irq_disable();
1130*4882a593Smuzhiyun 
1131*4882a593Smuzhiyun 	/*
1132*4882a593Smuzhiyun 	 * Make sure the read of VCPU requests is not reordered ahead of the
1133*4882a593Smuzhiyun 	 * write to vcpu->mode, or we could miss a TLB flush request while
1134*4882a593Smuzhiyun 	 * the requester sees the VCPU as outside of guest mode and not needing
1135*4882a593Smuzhiyun 	 * an IPI.
1136*4882a593Smuzhiyun 	 */
1137*4882a593Smuzhiyun 	smp_store_mb(vcpu->mode, READING_SHADOW_PAGE_TABLES);
1138*4882a593Smuzhiyun 
1139*4882a593Smuzhiyun 	/*
1140*4882a593Smuzhiyun 	 * If a TLB flush has been requested (potentially while
1141*4882a593Smuzhiyun 	 * OUTSIDE_GUEST_MODE and assumed immediately effective), perform it
1142*4882a593Smuzhiyun 	 * before accessing the GVA space, and be sure to reload the ASID if
1143*4882a593Smuzhiyun 	 * necessary as it'll be immediately used.
1144*4882a593Smuzhiyun 	 *
1145*4882a593Smuzhiyun 	 * TLB flush requests after this check will trigger an IPI due to the
1146*4882a593Smuzhiyun 	 * mode change above, which will be delayed due to IRQs disabled.
1147*4882a593Smuzhiyun 	 */
1148*4882a593Smuzhiyun 	kvm_trap_emul_check_requests(vcpu, smp_processor_id(), true);
1149*4882a593Smuzhiyun }
1150*4882a593Smuzhiyun 
1151*4882a593Smuzhiyun /**
1152*4882a593Smuzhiyun  * kvm_trap_emul_gva_lockless_end() - End lockless access to GVA space.
1153*4882a593Smuzhiyun  * @vcpu:	VCPU pointer.
1154*4882a593Smuzhiyun  *
1155*4882a593Smuzhiyun  * Called after a GVA space access outside of guest mode. Should have a matching
1156*4882a593Smuzhiyun  * call to kvm_trap_emul_gva_lockless_begin().
1157*4882a593Smuzhiyun  */
kvm_trap_emul_gva_lockless_end(struct kvm_vcpu * vcpu)1158*4882a593Smuzhiyun void kvm_trap_emul_gva_lockless_end(struct kvm_vcpu *vcpu)
1159*4882a593Smuzhiyun {
1160*4882a593Smuzhiyun 	/*
1161*4882a593Smuzhiyun 	 * Make sure the write to vcpu->mode is not reordered in front of GVA
1162*4882a593Smuzhiyun 	 * accesses, or a TLB flush requester may not think it necessary to send
1163*4882a593Smuzhiyun 	 * an IPI.
1164*4882a593Smuzhiyun 	 */
1165*4882a593Smuzhiyun 	smp_store_release(&vcpu->mode, OUTSIDE_GUEST_MODE);
1166*4882a593Smuzhiyun 
1167*4882a593Smuzhiyun 	/*
1168*4882a593Smuzhiyun 	 * Now that the access to GVA space is complete, its safe for pending
1169*4882a593Smuzhiyun 	 * TLB flush request IPIs to be handled (which indicates completion).
1170*4882a593Smuzhiyun 	 */
1171*4882a593Smuzhiyun 	local_irq_enable();
1172*4882a593Smuzhiyun }
1173*4882a593Smuzhiyun 
kvm_trap_emul_vcpu_reenter(struct kvm_vcpu * vcpu)1174*4882a593Smuzhiyun static void kvm_trap_emul_vcpu_reenter(struct kvm_vcpu *vcpu)
1175*4882a593Smuzhiyun {
1176*4882a593Smuzhiyun 	struct mm_struct *kern_mm = &vcpu->arch.guest_kernel_mm;
1177*4882a593Smuzhiyun 	struct mm_struct *user_mm = &vcpu->arch.guest_user_mm;
1178*4882a593Smuzhiyun 	struct mm_struct *mm;
1179*4882a593Smuzhiyun 	struct mips_coproc *cop0 = vcpu->arch.cop0;
1180*4882a593Smuzhiyun 	int i, cpu = smp_processor_id();
1181*4882a593Smuzhiyun 	unsigned int gasid;
1182*4882a593Smuzhiyun 
1183*4882a593Smuzhiyun 	/*
1184*4882a593Smuzhiyun 	 * No need to reload ASID, IRQs are disabled already so there's no rush,
1185*4882a593Smuzhiyun 	 * and we'll check if we need to regenerate below anyway before
1186*4882a593Smuzhiyun 	 * re-entering the guest.
1187*4882a593Smuzhiyun 	 */
1188*4882a593Smuzhiyun 	kvm_trap_emul_check_requests(vcpu, cpu, false);
1189*4882a593Smuzhiyun 
1190*4882a593Smuzhiyun 	if (KVM_GUEST_KERNEL_MODE(vcpu)) {
1191*4882a593Smuzhiyun 		mm = kern_mm;
1192*4882a593Smuzhiyun 	} else {
1193*4882a593Smuzhiyun 		mm = user_mm;
1194*4882a593Smuzhiyun 
1195*4882a593Smuzhiyun 		/*
1196*4882a593Smuzhiyun 		 * Lazy host ASID regeneration / PT flush for guest user mode.
1197*4882a593Smuzhiyun 		 * If the guest ASID has changed since the last guest usermode
1198*4882a593Smuzhiyun 		 * execution, invalidate the stale TLB entries and flush GVA PT
1199*4882a593Smuzhiyun 		 * entries too.
1200*4882a593Smuzhiyun 		 */
1201*4882a593Smuzhiyun 		gasid = kvm_read_c0_guest_entryhi(cop0) & KVM_ENTRYHI_ASID;
1202*4882a593Smuzhiyun 		if (gasid != vcpu->arch.last_user_gasid) {
1203*4882a593Smuzhiyun 			kvm_mips_flush_gva_pt(user_mm->pgd, KMF_USER);
1204*4882a593Smuzhiyun 			for_each_possible_cpu(i)
1205*4882a593Smuzhiyun 				set_cpu_context(i, user_mm, 0);
1206*4882a593Smuzhiyun 			vcpu->arch.last_user_gasid = gasid;
1207*4882a593Smuzhiyun 		}
1208*4882a593Smuzhiyun 	}
1209*4882a593Smuzhiyun 
1210*4882a593Smuzhiyun 	/*
1211*4882a593Smuzhiyun 	 * Check if ASID is stale. This may happen due to a TLB flush request or
1212*4882a593Smuzhiyun 	 * a lazy user MM invalidation.
1213*4882a593Smuzhiyun 	 */
1214*4882a593Smuzhiyun 	check_mmu_context(mm);
1215*4882a593Smuzhiyun }
1216*4882a593Smuzhiyun 
kvm_trap_emul_vcpu_run(struct kvm_vcpu * vcpu)1217*4882a593Smuzhiyun static int kvm_trap_emul_vcpu_run(struct kvm_vcpu *vcpu)
1218*4882a593Smuzhiyun {
1219*4882a593Smuzhiyun 	int cpu = smp_processor_id();
1220*4882a593Smuzhiyun 	int r;
1221*4882a593Smuzhiyun 
1222*4882a593Smuzhiyun 	/* Check if we have any exceptions/interrupts pending */
1223*4882a593Smuzhiyun 	kvm_mips_deliver_interrupts(vcpu,
1224*4882a593Smuzhiyun 				    kvm_read_c0_guest_cause(vcpu->arch.cop0));
1225*4882a593Smuzhiyun 
1226*4882a593Smuzhiyun 	kvm_trap_emul_vcpu_reenter(vcpu);
1227*4882a593Smuzhiyun 
1228*4882a593Smuzhiyun 	/*
1229*4882a593Smuzhiyun 	 * We use user accessors to access guest memory, but we don't want to
1230*4882a593Smuzhiyun 	 * invoke Linux page faulting.
1231*4882a593Smuzhiyun 	 */
1232*4882a593Smuzhiyun 	pagefault_disable();
1233*4882a593Smuzhiyun 
1234*4882a593Smuzhiyun 	/* Disable hardware page table walking while in guest */
1235*4882a593Smuzhiyun 	htw_stop();
1236*4882a593Smuzhiyun 
1237*4882a593Smuzhiyun 	/*
1238*4882a593Smuzhiyun 	 * While in guest context we're in the guest's address space, not the
1239*4882a593Smuzhiyun 	 * host process address space, so we need to be careful not to confuse
1240*4882a593Smuzhiyun 	 * e.g. cache management IPIs.
1241*4882a593Smuzhiyun 	 */
1242*4882a593Smuzhiyun 	kvm_mips_suspend_mm(cpu);
1243*4882a593Smuzhiyun 
1244*4882a593Smuzhiyun 	r = vcpu->arch.vcpu_run(vcpu);
1245*4882a593Smuzhiyun 
1246*4882a593Smuzhiyun 	/* We may have migrated while handling guest exits */
1247*4882a593Smuzhiyun 	cpu = smp_processor_id();
1248*4882a593Smuzhiyun 
1249*4882a593Smuzhiyun 	/* Restore normal Linux process memory map */
1250*4882a593Smuzhiyun 	check_switch_mmu_context(current->mm);
1251*4882a593Smuzhiyun 	kvm_mips_resume_mm(cpu);
1252*4882a593Smuzhiyun 
1253*4882a593Smuzhiyun 	htw_start();
1254*4882a593Smuzhiyun 
1255*4882a593Smuzhiyun 	pagefault_enable();
1256*4882a593Smuzhiyun 
1257*4882a593Smuzhiyun 	return r;
1258*4882a593Smuzhiyun }
1259*4882a593Smuzhiyun 
1260*4882a593Smuzhiyun static struct kvm_mips_callbacks kvm_trap_emul_callbacks = {
1261*4882a593Smuzhiyun 	/* exit handlers */
1262*4882a593Smuzhiyun 	.handle_cop_unusable = kvm_trap_emul_handle_cop_unusable,
1263*4882a593Smuzhiyun 	.handle_tlb_mod = kvm_trap_emul_handle_tlb_mod,
1264*4882a593Smuzhiyun 	.handle_tlb_st_miss = kvm_trap_emul_handle_tlb_st_miss,
1265*4882a593Smuzhiyun 	.handle_tlb_ld_miss = kvm_trap_emul_handle_tlb_ld_miss,
1266*4882a593Smuzhiyun 	.handle_addr_err_st = kvm_trap_emul_handle_addr_err_st,
1267*4882a593Smuzhiyun 	.handle_addr_err_ld = kvm_trap_emul_handle_addr_err_ld,
1268*4882a593Smuzhiyun 	.handle_syscall = kvm_trap_emul_handle_syscall,
1269*4882a593Smuzhiyun 	.handle_res_inst = kvm_trap_emul_handle_res_inst,
1270*4882a593Smuzhiyun 	.handle_break = kvm_trap_emul_handle_break,
1271*4882a593Smuzhiyun 	.handle_trap = kvm_trap_emul_handle_trap,
1272*4882a593Smuzhiyun 	.handle_msa_fpe = kvm_trap_emul_handle_msa_fpe,
1273*4882a593Smuzhiyun 	.handle_fpe = kvm_trap_emul_handle_fpe,
1274*4882a593Smuzhiyun 	.handle_msa_disabled = kvm_trap_emul_handle_msa_disabled,
1275*4882a593Smuzhiyun 	.handle_guest_exit = kvm_trap_emul_no_handler,
1276*4882a593Smuzhiyun 
1277*4882a593Smuzhiyun 	.hardware_enable = kvm_trap_emul_hardware_enable,
1278*4882a593Smuzhiyun 	.hardware_disable = kvm_trap_emul_hardware_disable,
1279*4882a593Smuzhiyun 	.check_extension = kvm_trap_emul_check_extension,
1280*4882a593Smuzhiyun 	.vcpu_init = kvm_trap_emul_vcpu_init,
1281*4882a593Smuzhiyun 	.vcpu_uninit = kvm_trap_emul_vcpu_uninit,
1282*4882a593Smuzhiyun 	.vcpu_setup = kvm_trap_emul_vcpu_setup,
1283*4882a593Smuzhiyun 	.flush_shadow_all = kvm_trap_emul_flush_shadow_all,
1284*4882a593Smuzhiyun 	.flush_shadow_memslot = kvm_trap_emul_flush_shadow_memslot,
1285*4882a593Smuzhiyun 	.gva_to_gpa = kvm_trap_emul_gva_to_gpa_cb,
1286*4882a593Smuzhiyun 	.queue_timer_int = kvm_mips_queue_timer_int_cb,
1287*4882a593Smuzhiyun 	.dequeue_timer_int = kvm_mips_dequeue_timer_int_cb,
1288*4882a593Smuzhiyun 	.queue_io_int = kvm_mips_queue_io_int_cb,
1289*4882a593Smuzhiyun 	.dequeue_io_int = kvm_mips_dequeue_io_int_cb,
1290*4882a593Smuzhiyun 	.irq_deliver = kvm_mips_irq_deliver_cb,
1291*4882a593Smuzhiyun 	.irq_clear = kvm_mips_irq_clear_cb,
1292*4882a593Smuzhiyun 	.num_regs = kvm_trap_emul_num_regs,
1293*4882a593Smuzhiyun 	.copy_reg_indices = kvm_trap_emul_copy_reg_indices,
1294*4882a593Smuzhiyun 	.get_one_reg = kvm_trap_emul_get_one_reg,
1295*4882a593Smuzhiyun 	.set_one_reg = kvm_trap_emul_set_one_reg,
1296*4882a593Smuzhiyun 	.vcpu_load = kvm_trap_emul_vcpu_load,
1297*4882a593Smuzhiyun 	.vcpu_put = kvm_trap_emul_vcpu_put,
1298*4882a593Smuzhiyun 	.vcpu_run = kvm_trap_emul_vcpu_run,
1299*4882a593Smuzhiyun 	.vcpu_reenter = kvm_trap_emul_vcpu_reenter,
1300*4882a593Smuzhiyun };
1301*4882a593Smuzhiyun 
kvm_mips_emulation_init(struct kvm_mips_callbacks ** install_callbacks)1302*4882a593Smuzhiyun int kvm_mips_emulation_init(struct kvm_mips_callbacks **install_callbacks)
1303*4882a593Smuzhiyun {
1304*4882a593Smuzhiyun 	*install_callbacks = &kvm_trap_emul_callbacks;
1305*4882a593Smuzhiyun 	return 0;
1306*4882a593Smuzhiyun }
1307