1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * This file is subject to the terms and conditions of the GNU General Public
3*4882a593Smuzhiyun * License. See the file "COPYING" in the main directory of this archive
4*4882a593Smuzhiyun * for more details.
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * KVM/MIPS TLB handling, this file is part of the Linux host kernel so that
7*4882a593Smuzhiyun * TLB handlers run from KSEG0
8*4882a593Smuzhiyun *
9*4882a593Smuzhiyun * Copyright (C) 2012 MIPS Technologies, Inc. All rights reserved.
10*4882a593Smuzhiyun * Authors: Sanjay Lal <sanjayl@kymasys.com>
11*4882a593Smuzhiyun */
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun #include <linux/sched.h>
14*4882a593Smuzhiyun #include <linux/smp.h>
15*4882a593Smuzhiyun #include <linux/mm.h>
16*4882a593Smuzhiyun #include <linux/delay.h>
17*4882a593Smuzhiyun #include <linux/export.h>
18*4882a593Smuzhiyun #include <linux/kvm_host.h>
19*4882a593Smuzhiyun #include <linux/srcu.h>
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun #include <asm/cpu.h>
22*4882a593Smuzhiyun #include <asm/bootinfo.h>
23*4882a593Smuzhiyun #include <asm/mipsregs.h>
24*4882a593Smuzhiyun #include <asm/mmu_context.h>
25*4882a593Smuzhiyun #include <asm/cacheflush.h>
26*4882a593Smuzhiyun #include <asm/tlb.h>
27*4882a593Smuzhiyun #include <asm/tlbdebug.h>
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun #undef CONFIG_MIPS_MT
30*4882a593Smuzhiyun #include <asm/r4kcache.h>
31*4882a593Smuzhiyun #define CONFIG_MIPS_MT
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun #define KVM_GUEST_PC_TLB 0
34*4882a593Smuzhiyun #define KVM_GUEST_SP_TLB 1
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun #ifdef CONFIG_KVM_MIPS_VZ
37*4882a593Smuzhiyun unsigned long GUESTID_MASK;
38*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(GUESTID_MASK);
39*4882a593Smuzhiyun unsigned long GUESTID_FIRST_VERSION;
40*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(GUESTID_FIRST_VERSION);
41*4882a593Smuzhiyun unsigned long GUESTID_VERSION_MASK;
42*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(GUESTID_VERSION_MASK);
43*4882a593Smuzhiyun
kvm_mips_get_root_asid(struct kvm_vcpu * vcpu)44*4882a593Smuzhiyun static u32 kvm_mips_get_root_asid(struct kvm_vcpu *vcpu)
45*4882a593Smuzhiyun {
46*4882a593Smuzhiyun struct mm_struct *gpa_mm = &vcpu->kvm->arch.gpa_mm;
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun if (cpu_has_guestid)
49*4882a593Smuzhiyun return 0;
50*4882a593Smuzhiyun else
51*4882a593Smuzhiyun return cpu_asid(smp_processor_id(), gpa_mm);
52*4882a593Smuzhiyun }
53*4882a593Smuzhiyun #endif
54*4882a593Smuzhiyun
kvm_mips_get_kernel_asid(struct kvm_vcpu * vcpu)55*4882a593Smuzhiyun static u32 kvm_mips_get_kernel_asid(struct kvm_vcpu *vcpu)
56*4882a593Smuzhiyun {
57*4882a593Smuzhiyun struct mm_struct *kern_mm = &vcpu->arch.guest_kernel_mm;
58*4882a593Smuzhiyun int cpu = smp_processor_id();
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun return cpu_asid(cpu, kern_mm);
61*4882a593Smuzhiyun }
62*4882a593Smuzhiyun
kvm_mips_get_user_asid(struct kvm_vcpu * vcpu)63*4882a593Smuzhiyun static u32 kvm_mips_get_user_asid(struct kvm_vcpu *vcpu)
64*4882a593Smuzhiyun {
65*4882a593Smuzhiyun struct mm_struct *user_mm = &vcpu->arch.guest_user_mm;
66*4882a593Smuzhiyun int cpu = smp_processor_id();
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun return cpu_asid(cpu, user_mm);
69*4882a593Smuzhiyun }
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun /* Structure defining an tlb entry data set. */
72*4882a593Smuzhiyun
kvm_mips_dump_host_tlbs(void)73*4882a593Smuzhiyun void kvm_mips_dump_host_tlbs(void)
74*4882a593Smuzhiyun {
75*4882a593Smuzhiyun unsigned long flags;
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun local_irq_save(flags);
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun kvm_info("HOST TLBs:\n");
80*4882a593Smuzhiyun dump_tlb_regs();
81*4882a593Smuzhiyun pr_info("\n");
82*4882a593Smuzhiyun dump_tlb_all();
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun local_irq_restore(flags);
85*4882a593Smuzhiyun }
86*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(kvm_mips_dump_host_tlbs);
87*4882a593Smuzhiyun
kvm_mips_dump_guest_tlbs(struct kvm_vcpu * vcpu)88*4882a593Smuzhiyun void kvm_mips_dump_guest_tlbs(struct kvm_vcpu *vcpu)
89*4882a593Smuzhiyun {
90*4882a593Smuzhiyun struct mips_coproc *cop0 = vcpu->arch.cop0;
91*4882a593Smuzhiyun struct kvm_mips_tlb tlb;
92*4882a593Smuzhiyun int i;
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun kvm_info("Guest TLBs:\n");
95*4882a593Smuzhiyun kvm_info("Guest EntryHi: %#lx\n", kvm_read_c0_guest_entryhi(cop0));
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun for (i = 0; i < KVM_MIPS_GUEST_TLB_SIZE; i++) {
98*4882a593Smuzhiyun tlb = vcpu->arch.guest_tlb[i];
99*4882a593Smuzhiyun kvm_info("TLB%c%3d Hi 0x%08lx ",
100*4882a593Smuzhiyun (tlb.tlb_lo[0] | tlb.tlb_lo[1]) & ENTRYLO_V
101*4882a593Smuzhiyun ? ' ' : '*',
102*4882a593Smuzhiyun i, tlb.tlb_hi);
103*4882a593Smuzhiyun kvm_info("Lo0=0x%09llx %c%c attr %lx ",
104*4882a593Smuzhiyun (u64) mips3_tlbpfn_to_paddr(tlb.tlb_lo[0]),
105*4882a593Smuzhiyun (tlb.tlb_lo[0] & ENTRYLO_D) ? 'D' : ' ',
106*4882a593Smuzhiyun (tlb.tlb_lo[0] & ENTRYLO_G) ? 'G' : ' ',
107*4882a593Smuzhiyun (tlb.tlb_lo[0] & ENTRYLO_C) >> ENTRYLO_C_SHIFT);
108*4882a593Smuzhiyun kvm_info("Lo1=0x%09llx %c%c attr %lx sz=%lx\n",
109*4882a593Smuzhiyun (u64) mips3_tlbpfn_to_paddr(tlb.tlb_lo[1]),
110*4882a593Smuzhiyun (tlb.tlb_lo[1] & ENTRYLO_D) ? 'D' : ' ',
111*4882a593Smuzhiyun (tlb.tlb_lo[1] & ENTRYLO_G) ? 'G' : ' ',
112*4882a593Smuzhiyun (tlb.tlb_lo[1] & ENTRYLO_C) >> ENTRYLO_C_SHIFT,
113*4882a593Smuzhiyun tlb.tlb_mask);
114*4882a593Smuzhiyun }
115*4882a593Smuzhiyun }
116*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(kvm_mips_dump_guest_tlbs);
117*4882a593Smuzhiyun
kvm_mips_guest_tlb_lookup(struct kvm_vcpu * vcpu,unsigned long entryhi)118*4882a593Smuzhiyun int kvm_mips_guest_tlb_lookup(struct kvm_vcpu *vcpu, unsigned long entryhi)
119*4882a593Smuzhiyun {
120*4882a593Smuzhiyun int i;
121*4882a593Smuzhiyun int index = -1;
122*4882a593Smuzhiyun struct kvm_mips_tlb *tlb = vcpu->arch.guest_tlb;
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun for (i = 0; i < KVM_MIPS_GUEST_TLB_SIZE; i++) {
125*4882a593Smuzhiyun if (TLB_HI_VPN2_HIT(tlb[i], entryhi) &&
126*4882a593Smuzhiyun TLB_HI_ASID_HIT(tlb[i], entryhi)) {
127*4882a593Smuzhiyun index = i;
128*4882a593Smuzhiyun break;
129*4882a593Smuzhiyun }
130*4882a593Smuzhiyun }
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun kvm_debug("%s: entryhi: %#lx, index: %d lo0: %#lx, lo1: %#lx\n",
133*4882a593Smuzhiyun __func__, entryhi, index, tlb[i].tlb_lo[0], tlb[i].tlb_lo[1]);
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun return index;
136*4882a593Smuzhiyun }
137*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(kvm_mips_guest_tlb_lookup);
138*4882a593Smuzhiyun
_kvm_mips_host_tlb_inv(unsigned long entryhi)139*4882a593Smuzhiyun static int _kvm_mips_host_tlb_inv(unsigned long entryhi)
140*4882a593Smuzhiyun {
141*4882a593Smuzhiyun int idx;
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun write_c0_entryhi(entryhi);
144*4882a593Smuzhiyun mtc0_tlbw_hazard();
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun tlb_probe();
147*4882a593Smuzhiyun tlb_probe_hazard();
148*4882a593Smuzhiyun idx = read_c0_index();
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun if (idx >= current_cpu_data.tlbsize)
151*4882a593Smuzhiyun BUG();
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun if (idx >= 0) {
154*4882a593Smuzhiyun write_c0_entryhi(UNIQUE_ENTRYHI(idx));
155*4882a593Smuzhiyun write_c0_entrylo0(0);
156*4882a593Smuzhiyun write_c0_entrylo1(0);
157*4882a593Smuzhiyun mtc0_tlbw_hazard();
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun tlb_write_indexed();
160*4882a593Smuzhiyun tlbw_use_hazard();
161*4882a593Smuzhiyun }
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun return idx;
164*4882a593Smuzhiyun }
165*4882a593Smuzhiyun
kvm_mips_host_tlb_inv(struct kvm_vcpu * vcpu,unsigned long va,bool user,bool kernel)166*4882a593Smuzhiyun int kvm_mips_host_tlb_inv(struct kvm_vcpu *vcpu, unsigned long va,
167*4882a593Smuzhiyun bool user, bool kernel)
168*4882a593Smuzhiyun {
169*4882a593Smuzhiyun /*
170*4882a593Smuzhiyun * Initialize idx_user and idx_kernel to workaround bogus
171*4882a593Smuzhiyun * maybe-initialized warning when using GCC 6.
172*4882a593Smuzhiyun */
173*4882a593Smuzhiyun int idx_user = 0, idx_kernel = 0;
174*4882a593Smuzhiyun unsigned long flags, old_entryhi;
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun local_irq_save(flags);
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun old_entryhi = read_c0_entryhi();
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun if (user)
181*4882a593Smuzhiyun idx_user = _kvm_mips_host_tlb_inv((va & VPN2_MASK) |
182*4882a593Smuzhiyun kvm_mips_get_user_asid(vcpu));
183*4882a593Smuzhiyun if (kernel)
184*4882a593Smuzhiyun idx_kernel = _kvm_mips_host_tlb_inv((va & VPN2_MASK) |
185*4882a593Smuzhiyun kvm_mips_get_kernel_asid(vcpu));
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun write_c0_entryhi(old_entryhi);
188*4882a593Smuzhiyun mtc0_tlbw_hazard();
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun local_irq_restore(flags);
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun /*
193*4882a593Smuzhiyun * We don't want to get reserved instruction exceptions for missing tlb
194*4882a593Smuzhiyun * entries.
195*4882a593Smuzhiyun */
196*4882a593Smuzhiyun if (cpu_has_vtag_icache)
197*4882a593Smuzhiyun flush_icache_all();
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun if (user && idx_user >= 0)
200*4882a593Smuzhiyun kvm_debug("%s: Invalidated guest user entryhi %#lx @ idx %d\n",
201*4882a593Smuzhiyun __func__, (va & VPN2_MASK) |
202*4882a593Smuzhiyun kvm_mips_get_user_asid(vcpu), idx_user);
203*4882a593Smuzhiyun if (kernel && idx_kernel >= 0)
204*4882a593Smuzhiyun kvm_debug("%s: Invalidated guest kernel entryhi %#lx @ idx %d\n",
205*4882a593Smuzhiyun __func__, (va & VPN2_MASK) |
206*4882a593Smuzhiyun kvm_mips_get_kernel_asid(vcpu), idx_kernel);
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun return 0;
209*4882a593Smuzhiyun }
210*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(kvm_mips_host_tlb_inv);
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun #ifdef CONFIG_KVM_MIPS_VZ
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun /* GuestID management */
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun /**
217*4882a593Smuzhiyun * clear_root_gid() - Set GuestCtl1.RID for normal root operation.
218*4882a593Smuzhiyun */
clear_root_gid(void)219*4882a593Smuzhiyun static inline void clear_root_gid(void)
220*4882a593Smuzhiyun {
221*4882a593Smuzhiyun if (cpu_has_guestid) {
222*4882a593Smuzhiyun clear_c0_guestctl1(MIPS_GCTL1_RID);
223*4882a593Smuzhiyun mtc0_tlbw_hazard();
224*4882a593Smuzhiyun }
225*4882a593Smuzhiyun }
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun /**
228*4882a593Smuzhiyun * set_root_gid_to_guest_gid() - Set GuestCtl1.RID to match GuestCtl1.ID.
229*4882a593Smuzhiyun *
230*4882a593Smuzhiyun * Sets the root GuestID to match the current guest GuestID, for TLB operation
231*4882a593Smuzhiyun * on the GPA->RPA mappings in the root TLB.
232*4882a593Smuzhiyun *
233*4882a593Smuzhiyun * The caller must be sure to disable HTW while the root GID is set, and
234*4882a593Smuzhiyun * possibly longer if TLB registers are modified.
235*4882a593Smuzhiyun */
set_root_gid_to_guest_gid(void)236*4882a593Smuzhiyun static inline void set_root_gid_to_guest_gid(void)
237*4882a593Smuzhiyun {
238*4882a593Smuzhiyun unsigned int guestctl1;
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun if (cpu_has_guestid) {
241*4882a593Smuzhiyun back_to_back_c0_hazard();
242*4882a593Smuzhiyun guestctl1 = read_c0_guestctl1();
243*4882a593Smuzhiyun guestctl1 = (guestctl1 & ~MIPS_GCTL1_RID) |
244*4882a593Smuzhiyun ((guestctl1 & MIPS_GCTL1_ID) >> MIPS_GCTL1_ID_SHIFT)
245*4882a593Smuzhiyun << MIPS_GCTL1_RID_SHIFT;
246*4882a593Smuzhiyun write_c0_guestctl1(guestctl1);
247*4882a593Smuzhiyun mtc0_tlbw_hazard();
248*4882a593Smuzhiyun }
249*4882a593Smuzhiyun }
250*4882a593Smuzhiyun
kvm_vz_host_tlb_inv(struct kvm_vcpu * vcpu,unsigned long va)251*4882a593Smuzhiyun int kvm_vz_host_tlb_inv(struct kvm_vcpu *vcpu, unsigned long va)
252*4882a593Smuzhiyun {
253*4882a593Smuzhiyun int idx;
254*4882a593Smuzhiyun unsigned long flags, old_entryhi;
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun local_irq_save(flags);
257*4882a593Smuzhiyun htw_stop();
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun /* Set root GuestID for root probe and write of guest TLB entry */
260*4882a593Smuzhiyun set_root_gid_to_guest_gid();
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun old_entryhi = read_c0_entryhi();
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun idx = _kvm_mips_host_tlb_inv((va & VPN2_MASK) |
265*4882a593Smuzhiyun kvm_mips_get_root_asid(vcpu));
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun write_c0_entryhi(old_entryhi);
268*4882a593Smuzhiyun clear_root_gid();
269*4882a593Smuzhiyun mtc0_tlbw_hazard();
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun htw_start();
272*4882a593Smuzhiyun local_irq_restore(flags);
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun /*
275*4882a593Smuzhiyun * We don't want to get reserved instruction exceptions for missing tlb
276*4882a593Smuzhiyun * entries.
277*4882a593Smuzhiyun */
278*4882a593Smuzhiyun if (cpu_has_vtag_icache)
279*4882a593Smuzhiyun flush_icache_all();
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun if (idx > 0)
282*4882a593Smuzhiyun kvm_debug("%s: Invalidated root entryhi %#lx @ idx %d\n",
283*4882a593Smuzhiyun __func__, (va & VPN2_MASK) |
284*4882a593Smuzhiyun kvm_mips_get_root_asid(vcpu), idx);
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun return 0;
287*4882a593Smuzhiyun }
288*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(kvm_vz_host_tlb_inv);
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun /**
291*4882a593Smuzhiyun * kvm_vz_guest_tlb_lookup() - Lookup a guest VZ TLB mapping.
292*4882a593Smuzhiyun * @vcpu: KVM VCPU pointer.
293*4882a593Smuzhiyun * @gpa: Guest virtual address in a TLB mapped guest segment.
294*4882a593Smuzhiyun * @gpa: Ponter to output guest physical address it maps to.
295*4882a593Smuzhiyun *
296*4882a593Smuzhiyun * Converts a guest virtual address in a guest TLB mapped segment to a guest
297*4882a593Smuzhiyun * physical address, by probing the guest TLB.
298*4882a593Smuzhiyun *
299*4882a593Smuzhiyun * Returns: 0 if guest TLB mapping exists for @gva. *@gpa will have been
300*4882a593Smuzhiyun * written.
301*4882a593Smuzhiyun * -EFAULT if no guest TLB mapping exists for @gva. *@gpa may not
302*4882a593Smuzhiyun * have been written.
303*4882a593Smuzhiyun */
kvm_vz_guest_tlb_lookup(struct kvm_vcpu * vcpu,unsigned long gva,unsigned long * gpa)304*4882a593Smuzhiyun int kvm_vz_guest_tlb_lookup(struct kvm_vcpu *vcpu, unsigned long gva,
305*4882a593Smuzhiyun unsigned long *gpa)
306*4882a593Smuzhiyun {
307*4882a593Smuzhiyun unsigned long o_entryhi, o_entrylo[2], o_pagemask;
308*4882a593Smuzhiyun unsigned int o_index;
309*4882a593Smuzhiyun unsigned long entrylo[2], pagemask, pagemaskbit, pa;
310*4882a593Smuzhiyun unsigned long flags;
311*4882a593Smuzhiyun int index;
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun /* Probe the guest TLB for a mapping */
314*4882a593Smuzhiyun local_irq_save(flags);
315*4882a593Smuzhiyun /* Set root GuestID for root probe of guest TLB entry */
316*4882a593Smuzhiyun htw_stop();
317*4882a593Smuzhiyun set_root_gid_to_guest_gid();
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun o_entryhi = read_gc0_entryhi();
320*4882a593Smuzhiyun o_index = read_gc0_index();
321*4882a593Smuzhiyun
322*4882a593Smuzhiyun write_gc0_entryhi((o_entryhi & 0x3ff) | (gva & ~0xfffl));
323*4882a593Smuzhiyun mtc0_tlbw_hazard();
324*4882a593Smuzhiyun guest_tlb_probe();
325*4882a593Smuzhiyun tlb_probe_hazard();
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun index = read_gc0_index();
328*4882a593Smuzhiyun if (index < 0) {
329*4882a593Smuzhiyun /* No match, fail */
330*4882a593Smuzhiyun write_gc0_entryhi(o_entryhi);
331*4882a593Smuzhiyun write_gc0_index(o_index);
332*4882a593Smuzhiyun
333*4882a593Smuzhiyun clear_root_gid();
334*4882a593Smuzhiyun htw_start();
335*4882a593Smuzhiyun local_irq_restore(flags);
336*4882a593Smuzhiyun return -EFAULT;
337*4882a593Smuzhiyun }
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun /* Match! read the TLB entry */
340*4882a593Smuzhiyun o_entrylo[0] = read_gc0_entrylo0();
341*4882a593Smuzhiyun o_entrylo[1] = read_gc0_entrylo1();
342*4882a593Smuzhiyun o_pagemask = read_gc0_pagemask();
343*4882a593Smuzhiyun
344*4882a593Smuzhiyun mtc0_tlbr_hazard();
345*4882a593Smuzhiyun guest_tlb_read();
346*4882a593Smuzhiyun tlb_read_hazard();
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun entrylo[0] = read_gc0_entrylo0();
349*4882a593Smuzhiyun entrylo[1] = read_gc0_entrylo1();
350*4882a593Smuzhiyun pagemask = ~read_gc0_pagemask() & ~0x1fffl;
351*4882a593Smuzhiyun
352*4882a593Smuzhiyun write_gc0_entryhi(o_entryhi);
353*4882a593Smuzhiyun write_gc0_index(o_index);
354*4882a593Smuzhiyun write_gc0_entrylo0(o_entrylo[0]);
355*4882a593Smuzhiyun write_gc0_entrylo1(o_entrylo[1]);
356*4882a593Smuzhiyun write_gc0_pagemask(o_pagemask);
357*4882a593Smuzhiyun
358*4882a593Smuzhiyun clear_root_gid();
359*4882a593Smuzhiyun htw_start();
360*4882a593Smuzhiyun local_irq_restore(flags);
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun /* Select one of the EntryLo values and interpret the GPA */
363*4882a593Smuzhiyun pagemaskbit = (pagemask ^ (pagemask & (pagemask - 1))) >> 1;
364*4882a593Smuzhiyun pa = entrylo[!!(gva & pagemaskbit)];
365*4882a593Smuzhiyun
366*4882a593Smuzhiyun /*
367*4882a593Smuzhiyun * TLB entry may have become invalid since TLB probe if physical FTLB
368*4882a593Smuzhiyun * entries are shared between threads (e.g. I6400).
369*4882a593Smuzhiyun */
370*4882a593Smuzhiyun if (!(pa & ENTRYLO_V))
371*4882a593Smuzhiyun return -EFAULT;
372*4882a593Smuzhiyun
373*4882a593Smuzhiyun /*
374*4882a593Smuzhiyun * Note, this doesn't take guest MIPS32 XPA into account, where PFN is
375*4882a593Smuzhiyun * split with XI/RI in the middle.
376*4882a593Smuzhiyun */
377*4882a593Smuzhiyun pa = (pa << 6) & ~0xfffl;
378*4882a593Smuzhiyun pa |= gva & ~(pagemask | pagemaskbit);
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun *gpa = pa;
381*4882a593Smuzhiyun return 0;
382*4882a593Smuzhiyun }
383*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(kvm_vz_guest_tlb_lookup);
384*4882a593Smuzhiyun
385*4882a593Smuzhiyun /**
386*4882a593Smuzhiyun * kvm_vz_local_flush_roottlb_all_guests() - Flush all root TLB entries for
387*4882a593Smuzhiyun * guests.
388*4882a593Smuzhiyun *
389*4882a593Smuzhiyun * Invalidate all entries in root tlb which are GPA mappings.
390*4882a593Smuzhiyun */
kvm_vz_local_flush_roottlb_all_guests(void)391*4882a593Smuzhiyun void kvm_vz_local_flush_roottlb_all_guests(void)
392*4882a593Smuzhiyun {
393*4882a593Smuzhiyun unsigned long flags;
394*4882a593Smuzhiyun unsigned long old_entryhi, old_pagemask, old_guestctl1;
395*4882a593Smuzhiyun int entry;
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun if (WARN_ON(!cpu_has_guestid))
398*4882a593Smuzhiyun return;
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun local_irq_save(flags);
401*4882a593Smuzhiyun htw_stop();
402*4882a593Smuzhiyun
403*4882a593Smuzhiyun /* TLBR may clobber EntryHi.ASID, PageMask, and GuestCtl1.RID */
404*4882a593Smuzhiyun old_entryhi = read_c0_entryhi();
405*4882a593Smuzhiyun old_pagemask = read_c0_pagemask();
406*4882a593Smuzhiyun old_guestctl1 = read_c0_guestctl1();
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun /*
409*4882a593Smuzhiyun * Invalidate guest entries in root TLB while leaving root entries
410*4882a593Smuzhiyun * intact when possible.
411*4882a593Smuzhiyun */
412*4882a593Smuzhiyun for (entry = 0; entry < current_cpu_data.tlbsize; entry++) {
413*4882a593Smuzhiyun write_c0_index(entry);
414*4882a593Smuzhiyun mtc0_tlbw_hazard();
415*4882a593Smuzhiyun tlb_read();
416*4882a593Smuzhiyun tlb_read_hazard();
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun /* Don't invalidate non-guest (RVA) mappings in the root TLB */
419*4882a593Smuzhiyun if (!(read_c0_guestctl1() & MIPS_GCTL1_RID))
420*4882a593Smuzhiyun continue;
421*4882a593Smuzhiyun
422*4882a593Smuzhiyun /* Make sure all entries differ. */
423*4882a593Smuzhiyun write_c0_entryhi(UNIQUE_ENTRYHI(entry));
424*4882a593Smuzhiyun write_c0_entrylo0(0);
425*4882a593Smuzhiyun write_c0_entrylo1(0);
426*4882a593Smuzhiyun write_c0_guestctl1(0);
427*4882a593Smuzhiyun mtc0_tlbw_hazard();
428*4882a593Smuzhiyun tlb_write_indexed();
429*4882a593Smuzhiyun }
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun write_c0_entryhi(old_entryhi);
432*4882a593Smuzhiyun write_c0_pagemask(old_pagemask);
433*4882a593Smuzhiyun write_c0_guestctl1(old_guestctl1);
434*4882a593Smuzhiyun tlbw_use_hazard();
435*4882a593Smuzhiyun
436*4882a593Smuzhiyun htw_start();
437*4882a593Smuzhiyun local_irq_restore(flags);
438*4882a593Smuzhiyun }
439*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(kvm_vz_local_flush_roottlb_all_guests);
440*4882a593Smuzhiyun
441*4882a593Smuzhiyun /**
442*4882a593Smuzhiyun * kvm_vz_local_flush_guesttlb_all() - Flush all guest TLB entries.
443*4882a593Smuzhiyun *
444*4882a593Smuzhiyun * Invalidate all entries in guest tlb irrespective of guestid.
445*4882a593Smuzhiyun */
kvm_vz_local_flush_guesttlb_all(void)446*4882a593Smuzhiyun void kvm_vz_local_flush_guesttlb_all(void)
447*4882a593Smuzhiyun {
448*4882a593Smuzhiyun unsigned long flags;
449*4882a593Smuzhiyun unsigned long old_index;
450*4882a593Smuzhiyun unsigned long old_entryhi;
451*4882a593Smuzhiyun unsigned long old_entrylo[2];
452*4882a593Smuzhiyun unsigned long old_pagemask;
453*4882a593Smuzhiyun int entry;
454*4882a593Smuzhiyun u64 cvmmemctl2 = 0;
455*4882a593Smuzhiyun
456*4882a593Smuzhiyun local_irq_save(flags);
457*4882a593Smuzhiyun
458*4882a593Smuzhiyun /* Preserve all clobbered guest registers */
459*4882a593Smuzhiyun old_index = read_gc0_index();
460*4882a593Smuzhiyun old_entryhi = read_gc0_entryhi();
461*4882a593Smuzhiyun old_entrylo[0] = read_gc0_entrylo0();
462*4882a593Smuzhiyun old_entrylo[1] = read_gc0_entrylo1();
463*4882a593Smuzhiyun old_pagemask = read_gc0_pagemask();
464*4882a593Smuzhiyun
465*4882a593Smuzhiyun switch (current_cpu_type()) {
466*4882a593Smuzhiyun case CPU_CAVIUM_OCTEON3:
467*4882a593Smuzhiyun /* Inhibit machine check due to multiple matching TLB entries */
468*4882a593Smuzhiyun cvmmemctl2 = read_c0_cvmmemctl2();
469*4882a593Smuzhiyun cvmmemctl2 |= CVMMEMCTL2_INHIBITTS;
470*4882a593Smuzhiyun write_c0_cvmmemctl2(cvmmemctl2);
471*4882a593Smuzhiyun break;
472*4882a593Smuzhiyun }
473*4882a593Smuzhiyun
474*4882a593Smuzhiyun /* Invalidate guest entries in guest TLB */
475*4882a593Smuzhiyun write_gc0_entrylo0(0);
476*4882a593Smuzhiyun write_gc0_entrylo1(0);
477*4882a593Smuzhiyun write_gc0_pagemask(0);
478*4882a593Smuzhiyun for (entry = 0; entry < current_cpu_data.guest.tlbsize; entry++) {
479*4882a593Smuzhiyun /* Make sure all entries differ. */
480*4882a593Smuzhiyun write_gc0_index(entry);
481*4882a593Smuzhiyun write_gc0_entryhi(UNIQUE_GUEST_ENTRYHI(entry));
482*4882a593Smuzhiyun mtc0_tlbw_hazard();
483*4882a593Smuzhiyun guest_tlb_write_indexed();
484*4882a593Smuzhiyun }
485*4882a593Smuzhiyun
486*4882a593Smuzhiyun if (cvmmemctl2) {
487*4882a593Smuzhiyun cvmmemctl2 &= ~CVMMEMCTL2_INHIBITTS;
488*4882a593Smuzhiyun write_c0_cvmmemctl2(cvmmemctl2);
489*4882a593Smuzhiyun }
490*4882a593Smuzhiyun
491*4882a593Smuzhiyun write_gc0_index(old_index);
492*4882a593Smuzhiyun write_gc0_entryhi(old_entryhi);
493*4882a593Smuzhiyun write_gc0_entrylo0(old_entrylo[0]);
494*4882a593Smuzhiyun write_gc0_entrylo1(old_entrylo[1]);
495*4882a593Smuzhiyun write_gc0_pagemask(old_pagemask);
496*4882a593Smuzhiyun tlbw_use_hazard();
497*4882a593Smuzhiyun
498*4882a593Smuzhiyun local_irq_restore(flags);
499*4882a593Smuzhiyun }
500*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(kvm_vz_local_flush_guesttlb_all);
501*4882a593Smuzhiyun
502*4882a593Smuzhiyun /**
503*4882a593Smuzhiyun * kvm_vz_save_guesttlb() - Save a range of guest TLB entries.
504*4882a593Smuzhiyun * @buf: Buffer to write TLB entries into.
505*4882a593Smuzhiyun * @index: Start index.
506*4882a593Smuzhiyun * @count: Number of entries to save.
507*4882a593Smuzhiyun *
508*4882a593Smuzhiyun * Save a range of guest TLB entries. The caller must ensure interrupts are
509*4882a593Smuzhiyun * disabled.
510*4882a593Smuzhiyun */
kvm_vz_save_guesttlb(struct kvm_mips_tlb * buf,unsigned int index,unsigned int count)511*4882a593Smuzhiyun void kvm_vz_save_guesttlb(struct kvm_mips_tlb *buf, unsigned int index,
512*4882a593Smuzhiyun unsigned int count)
513*4882a593Smuzhiyun {
514*4882a593Smuzhiyun unsigned int end = index + count;
515*4882a593Smuzhiyun unsigned long old_entryhi, old_entrylo0, old_entrylo1, old_pagemask;
516*4882a593Smuzhiyun unsigned int guestctl1 = 0;
517*4882a593Smuzhiyun int old_index, i;
518*4882a593Smuzhiyun
519*4882a593Smuzhiyun /* Save registers we're about to clobber */
520*4882a593Smuzhiyun old_index = read_gc0_index();
521*4882a593Smuzhiyun old_entryhi = read_gc0_entryhi();
522*4882a593Smuzhiyun old_entrylo0 = read_gc0_entrylo0();
523*4882a593Smuzhiyun old_entrylo1 = read_gc0_entrylo1();
524*4882a593Smuzhiyun old_pagemask = read_gc0_pagemask();
525*4882a593Smuzhiyun
526*4882a593Smuzhiyun /* Set root GuestID for root probe */
527*4882a593Smuzhiyun htw_stop();
528*4882a593Smuzhiyun set_root_gid_to_guest_gid();
529*4882a593Smuzhiyun if (cpu_has_guestid)
530*4882a593Smuzhiyun guestctl1 = read_c0_guestctl1();
531*4882a593Smuzhiyun
532*4882a593Smuzhiyun /* Read each entry from guest TLB */
533*4882a593Smuzhiyun for (i = index; i < end; ++i, ++buf) {
534*4882a593Smuzhiyun write_gc0_index(i);
535*4882a593Smuzhiyun
536*4882a593Smuzhiyun mtc0_tlbr_hazard();
537*4882a593Smuzhiyun guest_tlb_read();
538*4882a593Smuzhiyun tlb_read_hazard();
539*4882a593Smuzhiyun
540*4882a593Smuzhiyun if (cpu_has_guestid &&
541*4882a593Smuzhiyun (read_c0_guestctl1() ^ guestctl1) & MIPS_GCTL1_RID) {
542*4882a593Smuzhiyun /* Entry invalid or belongs to another guest */
543*4882a593Smuzhiyun buf->tlb_hi = UNIQUE_GUEST_ENTRYHI(i);
544*4882a593Smuzhiyun buf->tlb_lo[0] = 0;
545*4882a593Smuzhiyun buf->tlb_lo[1] = 0;
546*4882a593Smuzhiyun buf->tlb_mask = 0;
547*4882a593Smuzhiyun } else {
548*4882a593Smuzhiyun /* Entry belongs to the right guest */
549*4882a593Smuzhiyun buf->tlb_hi = read_gc0_entryhi();
550*4882a593Smuzhiyun buf->tlb_lo[0] = read_gc0_entrylo0();
551*4882a593Smuzhiyun buf->tlb_lo[1] = read_gc0_entrylo1();
552*4882a593Smuzhiyun buf->tlb_mask = read_gc0_pagemask();
553*4882a593Smuzhiyun }
554*4882a593Smuzhiyun }
555*4882a593Smuzhiyun
556*4882a593Smuzhiyun /* Clear root GuestID again */
557*4882a593Smuzhiyun clear_root_gid();
558*4882a593Smuzhiyun htw_start();
559*4882a593Smuzhiyun
560*4882a593Smuzhiyun /* Restore clobbered registers */
561*4882a593Smuzhiyun write_gc0_index(old_index);
562*4882a593Smuzhiyun write_gc0_entryhi(old_entryhi);
563*4882a593Smuzhiyun write_gc0_entrylo0(old_entrylo0);
564*4882a593Smuzhiyun write_gc0_entrylo1(old_entrylo1);
565*4882a593Smuzhiyun write_gc0_pagemask(old_pagemask);
566*4882a593Smuzhiyun
567*4882a593Smuzhiyun tlbw_use_hazard();
568*4882a593Smuzhiyun }
569*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(kvm_vz_save_guesttlb);
570*4882a593Smuzhiyun
571*4882a593Smuzhiyun /**
572*4882a593Smuzhiyun * kvm_vz_load_guesttlb() - Save a range of guest TLB entries.
573*4882a593Smuzhiyun * @buf: Buffer to read TLB entries from.
574*4882a593Smuzhiyun * @index: Start index.
575*4882a593Smuzhiyun * @count: Number of entries to load.
576*4882a593Smuzhiyun *
577*4882a593Smuzhiyun * Load a range of guest TLB entries. The caller must ensure interrupts are
578*4882a593Smuzhiyun * disabled.
579*4882a593Smuzhiyun */
kvm_vz_load_guesttlb(const struct kvm_mips_tlb * buf,unsigned int index,unsigned int count)580*4882a593Smuzhiyun void kvm_vz_load_guesttlb(const struct kvm_mips_tlb *buf, unsigned int index,
581*4882a593Smuzhiyun unsigned int count)
582*4882a593Smuzhiyun {
583*4882a593Smuzhiyun unsigned int end = index + count;
584*4882a593Smuzhiyun unsigned long old_entryhi, old_entrylo0, old_entrylo1, old_pagemask;
585*4882a593Smuzhiyun int old_index, i;
586*4882a593Smuzhiyun
587*4882a593Smuzhiyun /* Save registers we're about to clobber */
588*4882a593Smuzhiyun old_index = read_gc0_index();
589*4882a593Smuzhiyun old_entryhi = read_gc0_entryhi();
590*4882a593Smuzhiyun old_entrylo0 = read_gc0_entrylo0();
591*4882a593Smuzhiyun old_entrylo1 = read_gc0_entrylo1();
592*4882a593Smuzhiyun old_pagemask = read_gc0_pagemask();
593*4882a593Smuzhiyun
594*4882a593Smuzhiyun /* Set root GuestID for root probe */
595*4882a593Smuzhiyun htw_stop();
596*4882a593Smuzhiyun set_root_gid_to_guest_gid();
597*4882a593Smuzhiyun
598*4882a593Smuzhiyun /* Write each entry to guest TLB */
599*4882a593Smuzhiyun for (i = index; i < end; ++i, ++buf) {
600*4882a593Smuzhiyun write_gc0_index(i);
601*4882a593Smuzhiyun write_gc0_entryhi(buf->tlb_hi);
602*4882a593Smuzhiyun write_gc0_entrylo0(buf->tlb_lo[0]);
603*4882a593Smuzhiyun write_gc0_entrylo1(buf->tlb_lo[1]);
604*4882a593Smuzhiyun write_gc0_pagemask(buf->tlb_mask);
605*4882a593Smuzhiyun
606*4882a593Smuzhiyun mtc0_tlbw_hazard();
607*4882a593Smuzhiyun guest_tlb_write_indexed();
608*4882a593Smuzhiyun }
609*4882a593Smuzhiyun
610*4882a593Smuzhiyun /* Clear root GuestID again */
611*4882a593Smuzhiyun clear_root_gid();
612*4882a593Smuzhiyun htw_start();
613*4882a593Smuzhiyun
614*4882a593Smuzhiyun /* Restore clobbered registers */
615*4882a593Smuzhiyun write_gc0_index(old_index);
616*4882a593Smuzhiyun write_gc0_entryhi(old_entryhi);
617*4882a593Smuzhiyun write_gc0_entrylo0(old_entrylo0);
618*4882a593Smuzhiyun write_gc0_entrylo1(old_entrylo1);
619*4882a593Smuzhiyun write_gc0_pagemask(old_pagemask);
620*4882a593Smuzhiyun
621*4882a593Smuzhiyun tlbw_use_hazard();
622*4882a593Smuzhiyun }
623*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(kvm_vz_load_guesttlb);
624*4882a593Smuzhiyun
625*4882a593Smuzhiyun #ifdef CONFIG_CPU_LOONGSON64
kvm_loongson_clear_guest_vtlb(void)626*4882a593Smuzhiyun void kvm_loongson_clear_guest_vtlb(void)
627*4882a593Smuzhiyun {
628*4882a593Smuzhiyun int idx = read_gc0_index();
629*4882a593Smuzhiyun
630*4882a593Smuzhiyun /* Set root GuestID for root probe and write of guest TLB entry */
631*4882a593Smuzhiyun set_root_gid_to_guest_gid();
632*4882a593Smuzhiyun
633*4882a593Smuzhiyun write_gc0_index(0);
634*4882a593Smuzhiyun guest_tlbinvf();
635*4882a593Smuzhiyun write_gc0_index(idx);
636*4882a593Smuzhiyun
637*4882a593Smuzhiyun clear_root_gid();
638*4882a593Smuzhiyun set_c0_diag(LOONGSON_DIAG_ITLB | LOONGSON_DIAG_DTLB);
639*4882a593Smuzhiyun }
640*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(kvm_loongson_clear_guest_vtlb);
641*4882a593Smuzhiyun
kvm_loongson_clear_guest_ftlb(void)642*4882a593Smuzhiyun void kvm_loongson_clear_guest_ftlb(void)
643*4882a593Smuzhiyun {
644*4882a593Smuzhiyun int i;
645*4882a593Smuzhiyun int idx = read_gc0_index();
646*4882a593Smuzhiyun
647*4882a593Smuzhiyun /* Set root GuestID for root probe and write of guest TLB entry */
648*4882a593Smuzhiyun set_root_gid_to_guest_gid();
649*4882a593Smuzhiyun
650*4882a593Smuzhiyun for (i = current_cpu_data.tlbsizevtlb;
651*4882a593Smuzhiyun i < (current_cpu_data.tlbsizevtlb +
652*4882a593Smuzhiyun current_cpu_data.tlbsizeftlbsets);
653*4882a593Smuzhiyun i++) {
654*4882a593Smuzhiyun write_gc0_index(i);
655*4882a593Smuzhiyun guest_tlbinvf();
656*4882a593Smuzhiyun }
657*4882a593Smuzhiyun write_gc0_index(idx);
658*4882a593Smuzhiyun
659*4882a593Smuzhiyun clear_root_gid();
660*4882a593Smuzhiyun set_c0_diag(LOONGSON_DIAG_ITLB | LOONGSON_DIAG_DTLB);
661*4882a593Smuzhiyun }
662*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(kvm_loongson_clear_guest_ftlb);
663*4882a593Smuzhiyun #endif
664*4882a593Smuzhiyun
665*4882a593Smuzhiyun #endif
666*4882a593Smuzhiyun
667*4882a593Smuzhiyun /**
668*4882a593Smuzhiyun * kvm_mips_suspend_mm() - Suspend the active mm.
669*4882a593Smuzhiyun * @cpu The CPU we're running on.
670*4882a593Smuzhiyun *
671*4882a593Smuzhiyun * Suspend the active_mm, ready for a switch to a KVM guest virtual address
672*4882a593Smuzhiyun * space. This is left active for the duration of guest context, including time
673*4882a593Smuzhiyun * with interrupts enabled, so we need to be careful not to confuse e.g. cache
674*4882a593Smuzhiyun * management IPIs.
675*4882a593Smuzhiyun *
676*4882a593Smuzhiyun * kvm_mips_resume_mm() should be called before context switching to a different
677*4882a593Smuzhiyun * process so we don't need to worry about reference counting.
678*4882a593Smuzhiyun *
679*4882a593Smuzhiyun * This needs to be in static kernel code to avoid exporting init_mm.
680*4882a593Smuzhiyun */
kvm_mips_suspend_mm(int cpu)681*4882a593Smuzhiyun void kvm_mips_suspend_mm(int cpu)
682*4882a593Smuzhiyun {
683*4882a593Smuzhiyun cpumask_clear_cpu(cpu, mm_cpumask(current->active_mm));
684*4882a593Smuzhiyun current->active_mm = &init_mm;
685*4882a593Smuzhiyun }
686*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(kvm_mips_suspend_mm);
687*4882a593Smuzhiyun
688*4882a593Smuzhiyun /**
689*4882a593Smuzhiyun * kvm_mips_resume_mm() - Resume the current process mm.
690*4882a593Smuzhiyun * @cpu The CPU we're running on.
691*4882a593Smuzhiyun *
692*4882a593Smuzhiyun * Resume the mm of the current process, after a switch back from a KVM guest
693*4882a593Smuzhiyun * virtual address space (see kvm_mips_suspend_mm()).
694*4882a593Smuzhiyun */
kvm_mips_resume_mm(int cpu)695*4882a593Smuzhiyun void kvm_mips_resume_mm(int cpu)
696*4882a593Smuzhiyun {
697*4882a593Smuzhiyun cpumask_set_cpu(cpu, mm_cpumask(current->mm));
698*4882a593Smuzhiyun current->active_mm = current->mm;
699*4882a593Smuzhiyun }
700*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(kvm_mips_resume_mm);
701