xref: /OK3568_Linux_fs/kernel/arch/mips/kvm/mips.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * This file is subject to the terms and conditions of the GNU General Public
3*4882a593Smuzhiyun  * License.  See the file "COPYING" in the main directory of this archive
4*4882a593Smuzhiyun  * for more details.
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * KVM/MIPS: MIPS specific KVM APIs
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * Copyright (C) 2012  MIPS Technologies, Inc.  All rights reserved.
9*4882a593Smuzhiyun  * Authors: Sanjay Lal <sanjayl@kymasys.com>
10*4882a593Smuzhiyun  */
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #include <linux/bitops.h>
13*4882a593Smuzhiyun #include <linux/errno.h>
14*4882a593Smuzhiyun #include <linux/err.h>
15*4882a593Smuzhiyun #include <linux/kdebug.h>
16*4882a593Smuzhiyun #include <linux/module.h>
17*4882a593Smuzhiyun #include <linux/uaccess.h>
18*4882a593Smuzhiyun #include <linux/vmalloc.h>
19*4882a593Smuzhiyun #include <linux/sched/signal.h>
20*4882a593Smuzhiyun #include <linux/fs.h>
21*4882a593Smuzhiyun #include <linux/memblock.h>
22*4882a593Smuzhiyun #include <linux/pgtable.h>
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun #include <asm/fpu.h>
25*4882a593Smuzhiyun #include <asm/page.h>
26*4882a593Smuzhiyun #include <asm/cacheflush.h>
27*4882a593Smuzhiyun #include <asm/mmu_context.h>
28*4882a593Smuzhiyun #include <asm/pgalloc.h>
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun #include <linux/kvm_host.h>
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun #include "interrupt.h"
33*4882a593Smuzhiyun #include "commpage.h"
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun #define CREATE_TRACE_POINTS
36*4882a593Smuzhiyun #include "trace.h"
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun #ifndef VECTORSPACING
39*4882a593Smuzhiyun #define VECTORSPACING 0x100	/* for EI/VI mode */
40*4882a593Smuzhiyun #endif
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun struct kvm_stats_debugfs_item debugfs_entries[] = {
43*4882a593Smuzhiyun 	VCPU_STAT("wait", wait_exits),
44*4882a593Smuzhiyun 	VCPU_STAT("cache", cache_exits),
45*4882a593Smuzhiyun 	VCPU_STAT("signal", signal_exits),
46*4882a593Smuzhiyun 	VCPU_STAT("interrupt", int_exits),
47*4882a593Smuzhiyun 	VCPU_STAT("cop_unusable", cop_unusable_exits),
48*4882a593Smuzhiyun 	VCPU_STAT("tlbmod", tlbmod_exits),
49*4882a593Smuzhiyun 	VCPU_STAT("tlbmiss_ld", tlbmiss_ld_exits),
50*4882a593Smuzhiyun 	VCPU_STAT("tlbmiss_st", tlbmiss_st_exits),
51*4882a593Smuzhiyun 	VCPU_STAT("addrerr_st", addrerr_st_exits),
52*4882a593Smuzhiyun 	VCPU_STAT("addrerr_ld", addrerr_ld_exits),
53*4882a593Smuzhiyun 	VCPU_STAT("syscall", syscall_exits),
54*4882a593Smuzhiyun 	VCPU_STAT("resvd_inst", resvd_inst_exits),
55*4882a593Smuzhiyun 	VCPU_STAT("break_inst", break_inst_exits),
56*4882a593Smuzhiyun 	VCPU_STAT("trap_inst", trap_inst_exits),
57*4882a593Smuzhiyun 	VCPU_STAT("msa_fpe", msa_fpe_exits),
58*4882a593Smuzhiyun 	VCPU_STAT("fpe", fpe_exits),
59*4882a593Smuzhiyun 	VCPU_STAT("msa_disabled", msa_disabled_exits),
60*4882a593Smuzhiyun 	VCPU_STAT("flush_dcache", flush_dcache_exits),
61*4882a593Smuzhiyun #ifdef CONFIG_KVM_MIPS_VZ
62*4882a593Smuzhiyun 	VCPU_STAT("vz_gpsi", vz_gpsi_exits),
63*4882a593Smuzhiyun 	VCPU_STAT("vz_gsfc", vz_gsfc_exits),
64*4882a593Smuzhiyun 	VCPU_STAT("vz_hc", vz_hc_exits),
65*4882a593Smuzhiyun 	VCPU_STAT("vz_grr", vz_grr_exits),
66*4882a593Smuzhiyun 	VCPU_STAT("vz_gva", vz_gva_exits),
67*4882a593Smuzhiyun 	VCPU_STAT("vz_ghfc", vz_ghfc_exits),
68*4882a593Smuzhiyun 	VCPU_STAT("vz_gpa", vz_gpa_exits),
69*4882a593Smuzhiyun 	VCPU_STAT("vz_resvd", vz_resvd_exits),
70*4882a593Smuzhiyun #ifdef CONFIG_CPU_LOONGSON64
71*4882a593Smuzhiyun 	VCPU_STAT("vz_cpucfg", vz_cpucfg_exits),
72*4882a593Smuzhiyun #endif
73*4882a593Smuzhiyun #endif
74*4882a593Smuzhiyun 	VCPU_STAT("halt_successful_poll", halt_successful_poll),
75*4882a593Smuzhiyun 	VCPU_STAT("halt_attempted_poll", halt_attempted_poll),
76*4882a593Smuzhiyun 	VCPU_STAT("halt_poll_invalid", halt_poll_invalid),
77*4882a593Smuzhiyun 	VCPU_STAT("halt_wakeup", halt_wakeup),
78*4882a593Smuzhiyun 	VCPU_STAT("halt_poll_success_ns", halt_poll_success_ns),
79*4882a593Smuzhiyun 	VCPU_STAT("halt_poll_fail_ns", halt_poll_fail_ns),
80*4882a593Smuzhiyun 	{NULL}
81*4882a593Smuzhiyun };
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun bool kvm_trace_guest_mode_change;
84*4882a593Smuzhiyun 
kvm_guest_mode_change_trace_reg(void)85*4882a593Smuzhiyun int kvm_guest_mode_change_trace_reg(void)
86*4882a593Smuzhiyun {
87*4882a593Smuzhiyun 	kvm_trace_guest_mode_change = true;
88*4882a593Smuzhiyun 	return 0;
89*4882a593Smuzhiyun }
90*4882a593Smuzhiyun 
kvm_guest_mode_change_trace_unreg(void)91*4882a593Smuzhiyun void kvm_guest_mode_change_trace_unreg(void)
92*4882a593Smuzhiyun {
93*4882a593Smuzhiyun 	kvm_trace_guest_mode_change = false;
94*4882a593Smuzhiyun }
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun /*
97*4882a593Smuzhiyun  * XXXKYMA: We are simulatoring a processor that has the WII bit set in
98*4882a593Smuzhiyun  * Config7, so we are "runnable" if interrupts are pending
99*4882a593Smuzhiyun  */
kvm_arch_vcpu_runnable(struct kvm_vcpu * vcpu)100*4882a593Smuzhiyun int kvm_arch_vcpu_runnable(struct kvm_vcpu *vcpu)
101*4882a593Smuzhiyun {
102*4882a593Smuzhiyun 	return !!(vcpu->arch.pending_exceptions);
103*4882a593Smuzhiyun }
104*4882a593Smuzhiyun 
kvm_arch_vcpu_in_kernel(struct kvm_vcpu * vcpu)105*4882a593Smuzhiyun bool kvm_arch_vcpu_in_kernel(struct kvm_vcpu *vcpu)
106*4882a593Smuzhiyun {
107*4882a593Smuzhiyun 	return false;
108*4882a593Smuzhiyun }
109*4882a593Smuzhiyun 
kvm_arch_vcpu_should_kick(struct kvm_vcpu * vcpu)110*4882a593Smuzhiyun int kvm_arch_vcpu_should_kick(struct kvm_vcpu *vcpu)
111*4882a593Smuzhiyun {
112*4882a593Smuzhiyun 	return 1;
113*4882a593Smuzhiyun }
114*4882a593Smuzhiyun 
kvm_arch_hardware_enable(void)115*4882a593Smuzhiyun int kvm_arch_hardware_enable(void)
116*4882a593Smuzhiyun {
117*4882a593Smuzhiyun 	return kvm_mips_callbacks->hardware_enable();
118*4882a593Smuzhiyun }
119*4882a593Smuzhiyun 
kvm_arch_hardware_disable(void)120*4882a593Smuzhiyun void kvm_arch_hardware_disable(void)
121*4882a593Smuzhiyun {
122*4882a593Smuzhiyun 	kvm_mips_callbacks->hardware_disable();
123*4882a593Smuzhiyun }
124*4882a593Smuzhiyun 
kvm_arch_hardware_setup(void * opaque)125*4882a593Smuzhiyun int kvm_arch_hardware_setup(void *opaque)
126*4882a593Smuzhiyun {
127*4882a593Smuzhiyun 	return 0;
128*4882a593Smuzhiyun }
129*4882a593Smuzhiyun 
kvm_arch_check_processor_compat(void * opaque)130*4882a593Smuzhiyun int kvm_arch_check_processor_compat(void *opaque)
131*4882a593Smuzhiyun {
132*4882a593Smuzhiyun 	return 0;
133*4882a593Smuzhiyun }
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun extern void kvm_init_loongson_ipi(struct kvm *kvm);
136*4882a593Smuzhiyun 
kvm_arch_init_vm(struct kvm * kvm,unsigned long type)137*4882a593Smuzhiyun int kvm_arch_init_vm(struct kvm *kvm, unsigned long type)
138*4882a593Smuzhiyun {
139*4882a593Smuzhiyun 	switch (type) {
140*4882a593Smuzhiyun 	case KVM_VM_MIPS_AUTO:
141*4882a593Smuzhiyun 		break;
142*4882a593Smuzhiyun #ifdef CONFIG_KVM_MIPS_VZ
143*4882a593Smuzhiyun 	case KVM_VM_MIPS_VZ:
144*4882a593Smuzhiyun #else
145*4882a593Smuzhiyun 	case KVM_VM_MIPS_TE:
146*4882a593Smuzhiyun #endif
147*4882a593Smuzhiyun 		break;
148*4882a593Smuzhiyun 	default:
149*4882a593Smuzhiyun 		/* Unsupported KVM type */
150*4882a593Smuzhiyun 		return -EINVAL;
151*4882a593Smuzhiyun 	};
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun 	/* Allocate page table to map GPA -> RPA */
154*4882a593Smuzhiyun 	kvm->arch.gpa_mm.pgd = kvm_pgd_alloc();
155*4882a593Smuzhiyun 	if (!kvm->arch.gpa_mm.pgd)
156*4882a593Smuzhiyun 		return -ENOMEM;
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun #ifdef CONFIG_CPU_LOONGSON64
159*4882a593Smuzhiyun 	kvm_init_loongson_ipi(kvm);
160*4882a593Smuzhiyun #endif
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun 	return 0;
163*4882a593Smuzhiyun }
164*4882a593Smuzhiyun 
kvm_mips_free_vcpus(struct kvm * kvm)165*4882a593Smuzhiyun void kvm_mips_free_vcpus(struct kvm *kvm)
166*4882a593Smuzhiyun {
167*4882a593Smuzhiyun 	unsigned int i;
168*4882a593Smuzhiyun 	struct kvm_vcpu *vcpu;
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun 	kvm_for_each_vcpu(i, vcpu, kvm) {
171*4882a593Smuzhiyun 		kvm_vcpu_destroy(vcpu);
172*4882a593Smuzhiyun 	}
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun 	mutex_lock(&kvm->lock);
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun 	for (i = 0; i < atomic_read(&kvm->online_vcpus); i++)
177*4882a593Smuzhiyun 		kvm->vcpus[i] = NULL;
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun 	atomic_set(&kvm->online_vcpus, 0);
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun 	mutex_unlock(&kvm->lock);
182*4882a593Smuzhiyun }
183*4882a593Smuzhiyun 
kvm_mips_free_gpa_pt(struct kvm * kvm)184*4882a593Smuzhiyun static void kvm_mips_free_gpa_pt(struct kvm *kvm)
185*4882a593Smuzhiyun {
186*4882a593Smuzhiyun 	/* It should always be safe to remove after flushing the whole range */
187*4882a593Smuzhiyun 	WARN_ON(!kvm_mips_flush_gpa_pt(kvm, 0, ~0));
188*4882a593Smuzhiyun 	pgd_free(NULL, kvm->arch.gpa_mm.pgd);
189*4882a593Smuzhiyun }
190*4882a593Smuzhiyun 
kvm_arch_destroy_vm(struct kvm * kvm)191*4882a593Smuzhiyun void kvm_arch_destroy_vm(struct kvm *kvm)
192*4882a593Smuzhiyun {
193*4882a593Smuzhiyun 	kvm_mips_free_vcpus(kvm);
194*4882a593Smuzhiyun 	kvm_mips_free_gpa_pt(kvm);
195*4882a593Smuzhiyun }
196*4882a593Smuzhiyun 
kvm_arch_dev_ioctl(struct file * filp,unsigned int ioctl,unsigned long arg)197*4882a593Smuzhiyun long kvm_arch_dev_ioctl(struct file *filp, unsigned int ioctl,
198*4882a593Smuzhiyun 			unsigned long arg)
199*4882a593Smuzhiyun {
200*4882a593Smuzhiyun 	return -ENOIOCTLCMD;
201*4882a593Smuzhiyun }
202*4882a593Smuzhiyun 
kvm_arch_flush_shadow_all(struct kvm * kvm)203*4882a593Smuzhiyun void kvm_arch_flush_shadow_all(struct kvm *kvm)
204*4882a593Smuzhiyun {
205*4882a593Smuzhiyun 	/* Flush whole GPA */
206*4882a593Smuzhiyun 	kvm_mips_flush_gpa_pt(kvm, 0, ~0);
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun 	/* Let implementation do the rest */
209*4882a593Smuzhiyun 	kvm_mips_callbacks->flush_shadow_all(kvm);
210*4882a593Smuzhiyun }
211*4882a593Smuzhiyun 
kvm_arch_flush_shadow_memslot(struct kvm * kvm,struct kvm_memory_slot * slot)212*4882a593Smuzhiyun void kvm_arch_flush_shadow_memslot(struct kvm *kvm,
213*4882a593Smuzhiyun 				   struct kvm_memory_slot *slot)
214*4882a593Smuzhiyun {
215*4882a593Smuzhiyun 	/*
216*4882a593Smuzhiyun 	 * The slot has been made invalid (ready for moving or deletion), so we
217*4882a593Smuzhiyun 	 * need to ensure that it can no longer be accessed by any guest VCPUs.
218*4882a593Smuzhiyun 	 */
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun 	spin_lock(&kvm->mmu_lock);
221*4882a593Smuzhiyun 	/* Flush slot from GPA */
222*4882a593Smuzhiyun 	kvm_mips_flush_gpa_pt(kvm, slot->base_gfn,
223*4882a593Smuzhiyun 			      slot->base_gfn + slot->npages - 1);
224*4882a593Smuzhiyun 	/* Let implementation do the rest */
225*4882a593Smuzhiyun 	kvm_mips_callbacks->flush_shadow_memslot(kvm, slot);
226*4882a593Smuzhiyun 	spin_unlock(&kvm->mmu_lock);
227*4882a593Smuzhiyun }
228*4882a593Smuzhiyun 
kvm_arch_prepare_memory_region(struct kvm * kvm,struct kvm_memory_slot * memslot,const struct kvm_userspace_memory_region * mem,enum kvm_mr_change change)229*4882a593Smuzhiyun int kvm_arch_prepare_memory_region(struct kvm *kvm,
230*4882a593Smuzhiyun 				   struct kvm_memory_slot *memslot,
231*4882a593Smuzhiyun 				   const struct kvm_userspace_memory_region *mem,
232*4882a593Smuzhiyun 				   enum kvm_mr_change change)
233*4882a593Smuzhiyun {
234*4882a593Smuzhiyun 	return 0;
235*4882a593Smuzhiyun }
236*4882a593Smuzhiyun 
kvm_arch_commit_memory_region(struct kvm * kvm,const struct kvm_userspace_memory_region * mem,struct kvm_memory_slot * old,const struct kvm_memory_slot * new,enum kvm_mr_change change)237*4882a593Smuzhiyun void kvm_arch_commit_memory_region(struct kvm *kvm,
238*4882a593Smuzhiyun 				   const struct kvm_userspace_memory_region *mem,
239*4882a593Smuzhiyun 				   struct kvm_memory_slot *old,
240*4882a593Smuzhiyun 				   const struct kvm_memory_slot *new,
241*4882a593Smuzhiyun 				   enum kvm_mr_change change)
242*4882a593Smuzhiyun {
243*4882a593Smuzhiyun 	int needs_flush;
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun 	kvm_debug("%s: kvm: %p slot: %d, GPA: %llx, size: %llx, QVA: %llx\n",
246*4882a593Smuzhiyun 		  __func__, kvm, mem->slot, mem->guest_phys_addr,
247*4882a593Smuzhiyun 		  mem->memory_size, mem->userspace_addr);
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun 	/*
250*4882a593Smuzhiyun 	 * If dirty page logging is enabled, write protect all pages in the slot
251*4882a593Smuzhiyun 	 * ready for dirty logging.
252*4882a593Smuzhiyun 	 *
253*4882a593Smuzhiyun 	 * There is no need to do this in any of the following cases:
254*4882a593Smuzhiyun 	 * CREATE:	No dirty mappings will already exist.
255*4882a593Smuzhiyun 	 * MOVE/DELETE:	The old mappings will already have been cleaned up by
256*4882a593Smuzhiyun 	 *		kvm_arch_flush_shadow_memslot()
257*4882a593Smuzhiyun 	 */
258*4882a593Smuzhiyun 	if (change == KVM_MR_FLAGS_ONLY &&
259*4882a593Smuzhiyun 	    (!(old->flags & KVM_MEM_LOG_DIRTY_PAGES) &&
260*4882a593Smuzhiyun 	     new->flags & KVM_MEM_LOG_DIRTY_PAGES)) {
261*4882a593Smuzhiyun 		spin_lock(&kvm->mmu_lock);
262*4882a593Smuzhiyun 		/* Write protect GPA page table entries */
263*4882a593Smuzhiyun 		needs_flush = kvm_mips_mkclean_gpa_pt(kvm, new->base_gfn,
264*4882a593Smuzhiyun 					new->base_gfn + new->npages - 1);
265*4882a593Smuzhiyun 		/* Let implementation do the rest */
266*4882a593Smuzhiyun 		if (needs_flush)
267*4882a593Smuzhiyun 			kvm_mips_callbacks->flush_shadow_memslot(kvm, new);
268*4882a593Smuzhiyun 		spin_unlock(&kvm->mmu_lock);
269*4882a593Smuzhiyun 	}
270*4882a593Smuzhiyun }
271*4882a593Smuzhiyun 
dump_handler(const char * symbol,void * start,void * end)272*4882a593Smuzhiyun static inline void dump_handler(const char *symbol, void *start, void *end)
273*4882a593Smuzhiyun {
274*4882a593Smuzhiyun 	u32 *p;
275*4882a593Smuzhiyun 
276*4882a593Smuzhiyun 	pr_debug("LEAF(%s)\n", symbol);
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun 	pr_debug("\t.set push\n");
279*4882a593Smuzhiyun 	pr_debug("\t.set noreorder\n");
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun 	for (p = start; p < (u32 *)end; ++p)
282*4882a593Smuzhiyun 		pr_debug("\t.word\t0x%08x\t\t# %p\n", *p, p);
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun 	pr_debug("\t.set\tpop\n");
285*4882a593Smuzhiyun 
286*4882a593Smuzhiyun 	pr_debug("\tEND(%s)\n", symbol);
287*4882a593Smuzhiyun }
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun /* low level hrtimer wake routine */
kvm_mips_comparecount_wakeup(struct hrtimer * timer)290*4882a593Smuzhiyun static enum hrtimer_restart kvm_mips_comparecount_wakeup(struct hrtimer *timer)
291*4882a593Smuzhiyun {
292*4882a593Smuzhiyun 	struct kvm_vcpu *vcpu;
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun 	vcpu = container_of(timer, struct kvm_vcpu, arch.comparecount_timer);
295*4882a593Smuzhiyun 
296*4882a593Smuzhiyun 	kvm_mips_callbacks->queue_timer_int(vcpu);
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun 	vcpu->arch.wait = 0;
299*4882a593Smuzhiyun 	rcuwait_wake_up(&vcpu->wait);
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun 	return kvm_mips_count_timeout(vcpu);
302*4882a593Smuzhiyun }
303*4882a593Smuzhiyun 
kvm_arch_vcpu_precreate(struct kvm * kvm,unsigned int id)304*4882a593Smuzhiyun int kvm_arch_vcpu_precreate(struct kvm *kvm, unsigned int id)
305*4882a593Smuzhiyun {
306*4882a593Smuzhiyun 	return 0;
307*4882a593Smuzhiyun }
308*4882a593Smuzhiyun 
kvm_arch_vcpu_create(struct kvm_vcpu * vcpu)309*4882a593Smuzhiyun int kvm_arch_vcpu_create(struct kvm_vcpu *vcpu)
310*4882a593Smuzhiyun {
311*4882a593Smuzhiyun 	int err, size;
312*4882a593Smuzhiyun 	void *gebase, *p, *handler, *refill_start, *refill_end;
313*4882a593Smuzhiyun 	int i;
314*4882a593Smuzhiyun 
315*4882a593Smuzhiyun 	kvm_debug("kvm @ %p: create cpu %d at %p\n",
316*4882a593Smuzhiyun 		  vcpu->kvm, vcpu->vcpu_id, vcpu);
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun 	err = kvm_mips_callbacks->vcpu_init(vcpu);
319*4882a593Smuzhiyun 	if (err)
320*4882a593Smuzhiyun 		return err;
321*4882a593Smuzhiyun 
322*4882a593Smuzhiyun 	hrtimer_init(&vcpu->arch.comparecount_timer, CLOCK_MONOTONIC,
323*4882a593Smuzhiyun 		     HRTIMER_MODE_REL);
324*4882a593Smuzhiyun 	vcpu->arch.comparecount_timer.function = kvm_mips_comparecount_wakeup;
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun 	/*
327*4882a593Smuzhiyun 	 * Allocate space for host mode exception handlers that handle
328*4882a593Smuzhiyun 	 * guest mode exits
329*4882a593Smuzhiyun 	 */
330*4882a593Smuzhiyun 	if (cpu_has_veic || cpu_has_vint)
331*4882a593Smuzhiyun 		size = 0x200 + VECTORSPACING * 64;
332*4882a593Smuzhiyun 	else
333*4882a593Smuzhiyun 		size = 0x4000;
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun 	gebase = kzalloc(ALIGN(size, PAGE_SIZE), GFP_KERNEL);
336*4882a593Smuzhiyun 
337*4882a593Smuzhiyun 	if (!gebase) {
338*4882a593Smuzhiyun 		err = -ENOMEM;
339*4882a593Smuzhiyun 		goto out_uninit_vcpu;
340*4882a593Smuzhiyun 	}
341*4882a593Smuzhiyun 	kvm_debug("Allocated %d bytes for KVM Exception Handlers @ %p\n",
342*4882a593Smuzhiyun 		  ALIGN(size, PAGE_SIZE), gebase);
343*4882a593Smuzhiyun 
344*4882a593Smuzhiyun 	/*
345*4882a593Smuzhiyun 	 * Check new ebase actually fits in CP0_EBase. The lack of a write gate
346*4882a593Smuzhiyun 	 * limits us to the low 512MB of physical address space. If the memory
347*4882a593Smuzhiyun 	 * we allocate is out of range, just give up now.
348*4882a593Smuzhiyun 	 */
349*4882a593Smuzhiyun 	if (!cpu_has_ebase_wg && virt_to_phys(gebase) >= 0x20000000) {
350*4882a593Smuzhiyun 		kvm_err("CP0_EBase.WG required for guest exception base %pK\n",
351*4882a593Smuzhiyun 			gebase);
352*4882a593Smuzhiyun 		err = -ENOMEM;
353*4882a593Smuzhiyun 		goto out_free_gebase;
354*4882a593Smuzhiyun 	}
355*4882a593Smuzhiyun 
356*4882a593Smuzhiyun 	/* Save new ebase */
357*4882a593Smuzhiyun 	vcpu->arch.guest_ebase = gebase;
358*4882a593Smuzhiyun 
359*4882a593Smuzhiyun 	/* Build guest exception vectors dynamically in unmapped memory */
360*4882a593Smuzhiyun 	handler = gebase + 0x2000;
361*4882a593Smuzhiyun 
362*4882a593Smuzhiyun 	/* TLB refill (or XTLB refill on 64-bit VZ where KX=1) */
363*4882a593Smuzhiyun 	refill_start = gebase;
364*4882a593Smuzhiyun 	if (IS_ENABLED(CONFIG_KVM_MIPS_VZ) && IS_ENABLED(CONFIG_64BIT))
365*4882a593Smuzhiyun 		refill_start += 0x080;
366*4882a593Smuzhiyun 	refill_end = kvm_mips_build_tlb_refill_exception(refill_start, handler);
367*4882a593Smuzhiyun 
368*4882a593Smuzhiyun 	/* General Exception Entry point */
369*4882a593Smuzhiyun 	kvm_mips_build_exception(gebase + 0x180, handler);
370*4882a593Smuzhiyun 
371*4882a593Smuzhiyun 	/* For vectored interrupts poke the exception code @ all offsets 0-7 */
372*4882a593Smuzhiyun 	for (i = 0; i < 8; i++) {
373*4882a593Smuzhiyun 		kvm_debug("L1 Vectored handler @ %p\n",
374*4882a593Smuzhiyun 			  gebase + 0x200 + (i * VECTORSPACING));
375*4882a593Smuzhiyun 		kvm_mips_build_exception(gebase + 0x200 + i * VECTORSPACING,
376*4882a593Smuzhiyun 					 handler);
377*4882a593Smuzhiyun 	}
378*4882a593Smuzhiyun 
379*4882a593Smuzhiyun 	/* General exit handler */
380*4882a593Smuzhiyun 	p = handler;
381*4882a593Smuzhiyun 	p = kvm_mips_build_exit(p);
382*4882a593Smuzhiyun 
383*4882a593Smuzhiyun 	/* Guest entry routine */
384*4882a593Smuzhiyun 	vcpu->arch.vcpu_run = p;
385*4882a593Smuzhiyun 	p = kvm_mips_build_vcpu_run(p);
386*4882a593Smuzhiyun 
387*4882a593Smuzhiyun 	/* Dump the generated code */
388*4882a593Smuzhiyun 	pr_debug("#include <asm/asm.h>\n");
389*4882a593Smuzhiyun 	pr_debug("#include <asm/regdef.h>\n");
390*4882a593Smuzhiyun 	pr_debug("\n");
391*4882a593Smuzhiyun 	dump_handler("kvm_vcpu_run", vcpu->arch.vcpu_run, p);
392*4882a593Smuzhiyun 	dump_handler("kvm_tlb_refill", refill_start, refill_end);
393*4882a593Smuzhiyun 	dump_handler("kvm_gen_exc", gebase + 0x180, gebase + 0x200);
394*4882a593Smuzhiyun 	dump_handler("kvm_exit", gebase + 0x2000, vcpu->arch.vcpu_run);
395*4882a593Smuzhiyun 
396*4882a593Smuzhiyun 	/* Invalidate the icache for these ranges */
397*4882a593Smuzhiyun 	flush_icache_range((unsigned long)gebase,
398*4882a593Smuzhiyun 			   (unsigned long)gebase + ALIGN(size, PAGE_SIZE));
399*4882a593Smuzhiyun 
400*4882a593Smuzhiyun 	/*
401*4882a593Smuzhiyun 	 * Allocate comm page for guest kernel, a TLB will be reserved for
402*4882a593Smuzhiyun 	 * mapping GVA @ 0xFFFF8000 to this page
403*4882a593Smuzhiyun 	 */
404*4882a593Smuzhiyun 	vcpu->arch.kseg0_commpage = kzalloc(PAGE_SIZE << 1, GFP_KERNEL);
405*4882a593Smuzhiyun 
406*4882a593Smuzhiyun 	if (!vcpu->arch.kseg0_commpage) {
407*4882a593Smuzhiyun 		err = -ENOMEM;
408*4882a593Smuzhiyun 		goto out_free_gebase;
409*4882a593Smuzhiyun 	}
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun 	kvm_debug("Allocated COMM page @ %p\n", vcpu->arch.kseg0_commpage);
412*4882a593Smuzhiyun 	kvm_mips_commpage_init(vcpu);
413*4882a593Smuzhiyun 
414*4882a593Smuzhiyun 	/* Init */
415*4882a593Smuzhiyun 	vcpu->arch.last_sched_cpu = -1;
416*4882a593Smuzhiyun 	vcpu->arch.last_exec_cpu = -1;
417*4882a593Smuzhiyun 
418*4882a593Smuzhiyun 	/* Initial guest state */
419*4882a593Smuzhiyun 	err = kvm_mips_callbacks->vcpu_setup(vcpu);
420*4882a593Smuzhiyun 	if (err)
421*4882a593Smuzhiyun 		goto out_free_commpage;
422*4882a593Smuzhiyun 
423*4882a593Smuzhiyun 	return 0;
424*4882a593Smuzhiyun 
425*4882a593Smuzhiyun out_free_commpage:
426*4882a593Smuzhiyun 	kfree(vcpu->arch.kseg0_commpage);
427*4882a593Smuzhiyun out_free_gebase:
428*4882a593Smuzhiyun 	kfree(gebase);
429*4882a593Smuzhiyun out_uninit_vcpu:
430*4882a593Smuzhiyun 	kvm_mips_callbacks->vcpu_uninit(vcpu);
431*4882a593Smuzhiyun 	return err;
432*4882a593Smuzhiyun }
433*4882a593Smuzhiyun 
kvm_arch_vcpu_destroy(struct kvm_vcpu * vcpu)434*4882a593Smuzhiyun void kvm_arch_vcpu_destroy(struct kvm_vcpu *vcpu)
435*4882a593Smuzhiyun {
436*4882a593Smuzhiyun 	hrtimer_cancel(&vcpu->arch.comparecount_timer);
437*4882a593Smuzhiyun 
438*4882a593Smuzhiyun 	kvm_mips_dump_stats(vcpu);
439*4882a593Smuzhiyun 
440*4882a593Smuzhiyun 	kvm_mmu_free_memory_caches(vcpu);
441*4882a593Smuzhiyun 	kfree(vcpu->arch.guest_ebase);
442*4882a593Smuzhiyun 	kfree(vcpu->arch.kseg0_commpage);
443*4882a593Smuzhiyun 
444*4882a593Smuzhiyun 	kvm_mips_callbacks->vcpu_uninit(vcpu);
445*4882a593Smuzhiyun }
446*4882a593Smuzhiyun 
kvm_arch_vcpu_ioctl_set_guest_debug(struct kvm_vcpu * vcpu,struct kvm_guest_debug * dbg)447*4882a593Smuzhiyun int kvm_arch_vcpu_ioctl_set_guest_debug(struct kvm_vcpu *vcpu,
448*4882a593Smuzhiyun 					struct kvm_guest_debug *dbg)
449*4882a593Smuzhiyun {
450*4882a593Smuzhiyun 	return -ENOIOCTLCMD;
451*4882a593Smuzhiyun }
452*4882a593Smuzhiyun 
kvm_arch_vcpu_ioctl_run(struct kvm_vcpu * vcpu)453*4882a593Smuzhiyun int kvm_arch_vcpu_ioctl_run(struct kvm_vcpu *vcpu)
454*4882a593Smuzhiyun {
455*4882a593Smuzhiyun 	int r = -EINTR;
456*4882a593Smuzhiyun 
457*4882a593Smuzhiyun 	vcpu_load(vcpu);
458*4882a593Smuzhiyun 
459*4882a593Smuzhiyun 	kvm_sigset_activate(vcpu);
460*4882a593Smuzhiyun 
461*4882a593Smuzhiyun 	if (vcpu->mmio_needed) {
462*4882a593Smuzhiyun 		if (!vcpu->mmio_is_write)
463*4882a593Smuzhiyun 			kvm_mips_complete_mmio_load(vcpu);
464*4882a593Smuzhiyun 		vcpu->mmio_needed = 0;
465*4882a593Smuzhiyun 	}
466*4882a593Smuzhiyun 
467*4882a593Smuzhiyun 	if (vcpu->run->immediate_exit)
468*4882a593Smuzhiyun 		goto out;
469*4882a593Smuzhiyun 
470*4882a593Smuzhiyun 	lose_fpu(1);
471*4882a593Smuzhiyun 
472*4882a593Smuzhiyun 	local_irq_disable();
473*4882a593Smuzhiyun 	guest_enter_irqoff();
474*4882a593Smuzhiyun 	trace_kvm_enter(vcpu);
475*4882a593Smuzhiyun 
476*4882a593Smuzhiyun 	/*
477*4882a593Smuzhiyun 	 * Make sure the read of VCPU requests in vcpu_run() callback is not
478*4882a593Smuzhiyun 	 * reordered ahead of the write to vcpu->mode, or we could miss a TLB
479*4882a593Smuzhiyun 	 * flush request while the requester sees the VCPU as outside of guest
480*4882a593Smuzhiyun 	 * mode and not needing an IPI.
481*4882a593Smuzhiyun 	 */
482*4882a593Smuzhiyun 	smp_store_mb(vcpu->mode, IN_GUEST_MODE);
483*4882a593Smuzhiyun 
484*4882a593Smuzhiyun 	r = kvm_mips_callbacks->vcpu_run(vcpu);
485*4882a593Smuzhiyun 
486*4882a593Smuzhiyun 	trace_kvm_out(vcpu);
487*4882a593Smuzhiyun 	guest_exit_irqoff();
488*4882a593Smuzhiyun 	local_irq_enable();
489*4882a593Smuzhiyun 
490*4882a593Smuzhiyun out:
491*4882a593Smuzhiyun 	kvm_sigset_deactivate(vcpu);
492*4882a593Smuzhiyun 
493*4882a593Smuzhiyun 	vcpu_put(vcpu);
494*4882a593Smuzhiyun 	return r;
495*4882a593Smuzhiyun }
496*4882a593Smuzhiyun 
kvm_vcpu_ioctl_interrupt(struct kvm_vcpu * vcpu,struct kvm_mips_interrupt * irq)497*4882a593Smuzhiyun int kvm_vcpu_ioctl_interrupt(struct kvm_vcpu *vcpu,
498*4882a593Smuzhiyun 			     struct kvm_mips_interrupt *irq)
499*4882a593Smuzhiyun {
500*4882a593Smuzhiyun 	int intr = (int)irq->irq;
501*4882a593Smuzhiyun 	struct kvm_vcpu *dvcpu = NULL;
502*4882a593Smuzhiyun 
503*4882a593Smuzhiyun 	if (intr == kvm_priority_to_irq[MIPS_EXC_INT_IPI_1] ||
504*4882a593Smuzhiyun 	    intr == kvm_priority_to_irq[MIPS_EXC_INT_IPI_2] ||
505*4882a593Smuzhiyun 	    intr == (-kvm_priority_to_irq[MIPS_EXC_INT_IPI_1]) ||
506*4882a593Smuzhiyun 	    intr == (-kvm_priority_to_irq[MIPS_EXC_INT_IPI_2]))
507*4882a593Smuzhiyun 		kvm_debug("%s: CPU: %d, INTR: %d\n", __func__, irq->cpu,
508*4882a593Smuzhiyun 			  (int)intr);
509*4882a593Smuzhiyun 
510*4882a593Smuzhiyun 	if (irq->cpu == -1)
511*4882a593Smuzhiyun 		dvcpu = vcpu;
512*4882a593Smuzhiyun 	else
513*4882a593Smuzhiyun 		dvcpu = vcpu->kvm->vcpus[irq->cpu];
514*4882a593Smuzhiyun 
515*4882a593Smuzhiyun 	if (intr == 2 || intr == 3 || intr == 4 || intr == 6) {
516*4882a593Smuzhiyun 		kvm_mips_callbacks->queue_io_int(dvcpu, irq);
517*4882a593Smuzhiyun 
518*4882a593Smuzhiyun 	} else if (intr == -2 || intr == -3 || intr == -4 || intr == -6) {
519*4882a593Smuzhiyun 		kvm_mips_callbacks->dequeue_io_int(dvcpu, irq);
520*4882a593Smuzhiyun 	} else {
521*4882a593Smuzhiyun 		kvm_err("%s: invalid interrupt ioctl (%d:%d)\n", __func__,
522*4882a593Smuzhiyun 			irq->cpu, irq->irq);
523*4882a593Smuzhiyun 		return -EINVAL;
524*4882a593Smuzhiyun 	}
525*4882a593Smuzhiyun 
526*4882a593Smuzhiyun 	dvcpu->arch.wait = 0;
527*4882a593Smuzhiyun 
528*4882a593Smuzhiyun 	rcuwait_wake_up(&dvcpu->wait);
529*4882a593Smuzhiyun 
530*4882a593Smuzhiyun 	return 0;
531*4882a593Smuzhiyun }
532*4882a593Smuzhiyun 
kvm_arch_vcpu_ioctl_get_mpstate(struct kvm_vcpu * vcpu,struct kvm_mp_state * mp_state)533*4882a593Smuzhiyun int kvm_arch_vcpu_ioctl_get_mpstate(struct kvm_vcpu *vcpu,
534*4882a593Smuzhiyun 				    struct kvm_mp_state *mp_state)
535*4882a593Smuzhiyun {
536*4882a593Smuzhiyun 	return -ENOIOCTLCMD;
537*4882a593Smuzhiyun }
538*4882a593Smuzhiyun 
kvm_arch_vcpu_ioctl_set_mpstate(struct kvm_vcpu * vcpu,struct kvm_mp_state * mp_state)539*4882a593Smuzhiyun int kvm_arch_vcpu_ioctl_set_mpstate(struct kvm_vcpu *vcpu,
540*4882a593Smuzhiyun 				    struct kvm_mp_state *mp_state)
541*4882a593Smuzhiyun {
542*4882a593Smuzhiyun 	return -ENOIOCTLCMD;
543*4882a593Smuzhiyun }
544*4882a593Smuzhiyun 
545*4882a593Smuzhiyun static u64 kvm_mips_get_one_regs[] = {
546*4882a593Smuzhiyun 	KVM_REG_MIPS_R0,
547*4882a593Smuzhiyun 	KVM_REG_MIPS_R1,
548*4882a593Smuzhiyun 	KVM_REG_MIPS_R2,
549*4882a593Smuzhiyun 	KVM_REG_MIPS_R3,
550*4882a593Smuzhiyun 	KVM_REG_MIPS_R4,
551*4882a593Smuzhiyun 	KVM_REG_MIPS_R5,
552*4882a593Smuzhiyun 	KVM_REG_MIPS_R6,
553*4882a593Smuzhiyun 	KVM_REG_MIPS_R7,
554*4882a593Smuzhiyun 	KVM_REG_MIPS_R8,
555*4882a593Smuzhiyun 	KVM_REG_MIPS_R9,
556*4882a593Smuzhiyun 	KVM_REG_MIPS_R10,
557*4882a593Smuzhiyun 	KVM_REG_MIPS_R11,
558*4882a593Smuzhiyun 	KVM_REG_MIPS_R12,
559*4882a593Smuzhiyun 	KVM_REG_MIPS_R13,
560*4882a593Smuzhiyun 	KVM_REG_MIPS_R14,
561*4882a593Smuzhiyun 	KVM_REG_MIPS_R15,
562*4882a593Smuzhiyun 	KVM_REG_MIPS_R16,
563*4882a593Smuzhiyun 	KVM_REG_MIPS_R17,
564*4882a593Smuzhiyun 	KVM_REG_MIPS_R18,
565*4882a593Smuzhiyun 	KVM_REG_MIPS_R19,
566*4882a593Smuzhiyun 	KVM_REG_MIPS_R20,
567*4882a593Smuzhiyun 	KVM_REG_MIPS_R21,
568*4882a593Smuzhiyun 	KVM_REG_MIPS_R22,
569*4882a593Smuzhiyun 	KVM_REG_MIPS_R23,
570*4882a593Smuzhiyun 	KVM_REG_MIPS_R24,
571*4882a593Smuzhiyun 	KVM_REG_MIPS_R25,
572*4882a593Smuzhiyun 	KVM_REG_MIPS_R26,
573*4882a593Smuzhiyun 	KVM_REG_MIPS_R27,
574*4882a593Smuzhiyun 	KVM_REG_MIPS_R28,
575*4882a593Smuzhiyun 	KVM_REG_MIPS_R29,
576*4882a593Smuzhiyun 	KVM_REG_MIPS_R30,
577*4882a593Smuzhiyun 	KVM_REG_MIPS_R31,
578*4882a593Smuzhiyun 
579*4882a593Smuzhiyun #ifndef CONFIG_CPU_MIPSR6
580*4882a593Smuzhiyun 	KVM_REG_MIPS_HI,
581*4882a593Smuzhiyun 	KVM_REG_MIPS_LO,
582*4882a593Smuzhiyun #endif
583*4882a593Smuzhiyun 	KVM_REG_MIPS_PC,
584*4882a593Smuzhiyun };
585*4882a593Smuzhiyun 
586*4882a593Smuzhiyun static u64 kvm_mips_get_one_regs_fpu[] = {
587*4882a593Smuzhiyun 	KVM_REG_MIPS_FCR_IR,
588*4882a593Smuzhiyun 	KVM_REG_MIPS_FCR_CSR,
589*4882a593Smuzhiyun };
590*4882a593Smuzhiyun 
591*4882a593Smuzhiyun static u64 kvm_mips_get_one_regs_msa[] = {
592*4882a593Smuzhiyun 	KVM_REG_MIPS_MSA_IR,
593*4882a593Smuzhiyun 	KVM_REG_MIPS_MSA_CSR,
594*4882a593Smuzhiyun };
595*4882a593Smuzhiyun 
kvm_mips_num_regs(struct kvm_vcpu * vcpu)596*4882a593Smuzhiyun static unsigned long kvm_mips_num_regs(struct kvm_vcpu *vcpu)
597*4882a593Smuzhiyun {
598*4882a593Smuzhiyun 	unsigned long ret;
599*4882a593Smuzhiyun 
600*4882a593Smuzhiyun 	ret = ARRAY_SIZE(kvm_mips_get_one_regs);
601*4882a593Smuzhiyun 	if (kvm_mips_guest_can_have_fpu(&vcpu->arch)) {
602*4882a593Smuzhiyun 		ret += ARRAY_SIZE(kvm_mips_get_one_regs_fpu) + 48;
603*4882a593Smuzhiyun 		/* odd doubles */
604*4882a593Smuzhiyun 		if (boot_cpu_data.fpu_id & MIPS_FPIR_F64)
605*4882a593Smuzhiyun 			ret += 16;
606*4882a593Smuzhiyun 	}
607*4882a593Smuzhiyun 	if (kvm_mips_guest_can_have_msa(&vcpu->arch))
608*4882a593Smuzhiyun 		ret += ARRAY_SIZE(kvm_mips_get_one_regs_msa) + 32;
609*4882a593Smuzhiyun 	ret += kvm_mips_callbacks->num_regs(vcpu);
610*4882a593Smuzhiyun 
611*4882a593Smuzhiyun 	return ret;
612*4882a593Smuzhiyun }
613*4882a593Smuzhiyun 
kvm_mips_copy_reg_indices(struct kvm_vcpu * vcpu,u64 __user * indices)614*4882a593Smuzhiyun static int kvm_mips_copy_reg_indices(struct kvm_vcpu *vcpu, u64 __user *indices)
615*4882a593Smuzhiyun {
616*4882a593Smuzhiyun 	u64 index;
617*4882a593Smuzhiyun 	unsigned int i;
618*4882a593Smuzhiyun 
619*4882a593Smuzhiyun 	if (copy_to_user(indices, kvm_mips_get_one_regs,
620*4882a593Smuzhiyun 			 sizeof(kvm_mips_get_one_regs)))
621*4882a593Smuzhiyun 		return -EFAULT;
622*4882a593Smuzhiyun 	indices += ARRAY_SIZE(kvm_mips_get_one_regs);
623*4882a593Smuzhiyun 
624*4882a593Smuzhiyun 	if (kvm_mips_guest_can_have_fpu(&vcpu->arch)) {
625*4882a593Smuzhiyun 		if (copy_to_user(indices, kvm_mips_get_one_regs_fpu,
626*4882a593Smuzhiyun 				 sizeof(kvm_mips_get_one_regs_fpu)))
627*4882a593Smuzhiyun 			return -EFAULT;
628*4882a593Smuzhiyun 		indices += ARRAY_SIZE(kvm_mips_get_one_regs_fpu);
629*4882a593Smuzhiyun 
630*4882a593Smuzhiyun 		for (i = 0; i < 32; ++i) {
631*4882a593Smuzhiyun 			index = KVM_REG_MIPS_FPR_32(i);
632*4882a593Smuzhiyun 			if (copy_to_user(indices, &index, sizeof(index)))
633*4882a593Smuzhiyun 				return -EFAULT;
634*4882a593Smuzhiyun 			++indices;
635*4882a593Smuzhiyun 
636*4882a593Smuzhiyun 			/* skip odd doubles if no F64 */
637*4882a593Smuzhiyun 			if (i & 1 && !(boot_cpu_data.fpu_id & MIPS_FPIR_F64))
638*4882a593Smuzhiyun 				continue;
639*4882a593Smuzhiyun 
640*4882a593Smuzhiyun 			index = KVM_REG_MIPS_FPR_64(i);
641*4882a593Smuzhiyun 			if (copy_to_user(indices, &index, sizeof(index)))
642*4882a593Smuzhiyun 				return -EFAULT;
643*4882a593Smuzhiyun 			++indices;
644*4882a593Smuzhiyun 		}
645*4882a593Smuzhiyun 	}
646*4882a593Smuzhiyun 
647*4882a593Smuzhiyun 	if (kvm_mips_guest_can_have_msa(&vcpu->arch)) {
648*4882a593Smuzhiyun 		if (copy_to_user(indices, kvm_mips_get_one_regs_msa,
649*4882a593Smuzhiyun 				 sizeof(kvm_mips_get_one_regs_msa)))
650*4882a593Smuzhiyun 			return -EFAULT;
651*4882a593Smuzhiyun 		indices += ARRAY_SIZE(kvm_mips_get_one_regs_msa);
652*4882a593Smuzhiyun 
653*4882a593Smuzhiyun 		for (i = 0; i < 32; ++i) {
654*4882a593Smuzhiyun 			index = KVM_REG_MIPS_VEC_128(i);
655*4882a593Smuzhiyun 			if (copy_to_user(indices, &index, sizeof(index)))
656*4882a593Smuzhiyun 				return -EFAULT;
657*4882a593Smuzhiyun 			++indices;
658*4882a593Smuzhiyun 		}
659*4882a593Smuzhiyun 	}
660*4882a593Smuzhiyun 
661*4882a593Smuzhiyun 	return kvm_mips_callbacks->copy_reg_indices(vcpu, indices);
662*4882a593Smuzhiyun }
663*4882a593Smuzhiyun 
kvm_mips_get_reg(struct kvm_vcpu * vcpu,const struct kvm_one_reg * reg)664*4882a593Smuzhiyun static int kvm_mips_get_reg(struct kvm_vcpu *vcpu,
665*4882a593Smuzhiyun 			    const struct kvm_one_reg *reg)
666*4882a593Smuzhiyun {
667*4882a593Smuzhiyun 	struct mips_coproc *cop0 = vcpu->arch.cop0;
668*4882a593Smuzhiyun 	struct mips_fpu_struct *fpu = &vcpu->arch.fpu;
669*4882a593Smuzhiyun 	int ret;
670*4882a593Smuzhiyun 	s64 v;
671*4882a593Smuzhiyun 	s64 vs[2];
672*4882a593Smuzhiyun 	unsigned int idx;
673*4882a593Smuzhiyun 
674*4882a593Smuzhiyun 	switch (reg->id) {
675*4882a593Smuzhiyun 	/* General purpose registers */
676*4882a593Smuzhiyun 	case KVM_REG_MIPS_R0 ... KVM_REG_MIPS_R31:
677*4882a593Smuzhiyun 		v = (long)vcpu->arch.gprs[reg->id - KVM_REG_MIPS_R0];
678*4882a593Smuzhiyun 		break;
679*4882a593Smuzhiyun #ifndef CONFIG_CPU_MIPSR6
680*4882a593Smuzhiyun 	case KVM_REG_MIPS_HI:
681*4882a593Smuzhiyun 		v = (long)vcpu->arch.hi;
682*4882a593Smuzhiyun 		break;
683*4882a593Smuzhiyun 	case KVM_REG_MIPS_LO:
684*4882a593Smuzhiyun 		v = (long)vcpu->arch.lo;
685*4882a593Smuzhiyun 		break;
686*4882a593Smuzhiyun #endif
687*4882a593Smuzhiyun 	case KVM_REG_MIPS_PC:
688*4882a593Smuzhiyun 		v = (long)vcpu->arch.pc;
689*4882a593Smuzhiyun 		break;
690*4882a593Smuzhiyun 
691*4882a593Smuzhiyun 	/* Floating point registers */
692*4882a593Smuzhiyun 	case KVM_REG_MIPS_FPR_32(0) ... KVM_REG_MIPS_FPR_32(31):
693*4882a593Smuzhiyun 		if (!kvm_mips_guest_has_fpu(&vcpu->arch))
694*4882a593Smuzhiyun 			return -EINVAL;
695*4882a593Smuzhiyun 		idx = reg->id - KVM_REG_MIPS_FPR_32(0);
696*4882a593Smuzhiyun 		/* Odd singles in top of even double when FR=0 */
697*4882a593Smuzhiyun 		if (kvm_read_c0_guest_status(cop0) & ST0_FR)
698*4882a593Smuzhiyun 			v = get_fpr32(&fpu->fpr[idx], 0);
699*4882a593Smuzhiyun 		else
700*4882a593Smuzhiyun 			v = get_fpr32(&fpu->fpr[idx & ~1], idx & 1);
701*4882a593Smuzhiyun 		break;
702*4882a593Smuzhiyun 	case KVM_REG_MIPS_FPR_64(0) ... KVM_REG_MIPS_FPR_64(31):
703*4882a593Smuzhiyun 		if (!kvm_mips_guest_has_fpu(&vcpu->arch))
704*4882a593Smuzhiyun 			return -EINVAL;
705*4882a593Smuzhiyun 		idx = reg->id - KVM_REG_MIPS_FPR_64(0);
706*4882a593Smuzhiyun 		/* Can't access odd doubles in FR=0 mode */
707*4882a593Smuzhiyun 		if (idx & 1 && !(kvm_read_c0_guest_status(cop0) & ST0_FR))
708*4882a593Smuzhiyun 			return -EINVAL;
709*4882a593Smuzhiyun 		v = get_fpr64(&fpu->fpr[idx], 0);
710*4882a593Smuzhiyun 		break;
711*4882a593Smuzhiyun 	case KVM_REG_MIPS_FCR_IR:
712*4882a593Smuzhiyun 		if (!kvm_mips_guest_has_fpu(&vcpu->arch))
713*4882a593Smuzhiyun 			return -EINVAL;
714*4882a593Smuzhiyun 		v = boot_cpu_data.fpu_id;
715*4882a593Smuzhiyun 		break;
716*4882a593Smuzhiyun 	case KVM_REG_MIPS_FCR_CSR:
717*4882a593Smuzhiyun 		if (!kvm_mips_guest_has_fpu(&vcpu->arch))
718*4882a593Smuzhiyun 			return -EINVAL;
719*4882a593Smuzhiyun 		v = fpu->fcr31;
720*4882a593Smuzhiyun 		break;
721*4882a593Smuzhiyun 
722*4882a593Smuzhiyun 	/* MIPS SIMD Architecture (MSA) registers */
723*4882a593Smuzhiyun 	case KVM_REG_MIPS_VEC_128(0) ... KVM_REG_MIPS_VEC_128(31):
724*4882a593Smuzhiyun 		if (!kvm_mips_guest_has_msa(&vcpu->arch))
725*4882a593Smuzhiyun 			return -EINVAL;
726*4882a593Smuzhiyun 		/* Can't access MSA registers in FR=0 mode */
727*4882a593Smuzhiyun 		if (!(kvm_read_c0_guest_status(cop0) & ST0_FR))
728*4882a593Smuzhiyun 			return -EINVAL;
729*4882a593Smuzhiyun 		idx = reg->id - KVM_REG_MIPS_VEC_128(0);
730*4882a593Smuzhiyun #ifdef CONFIG_CPU_LITTLE_ENDIAN
731*4882a593Smuzhiyun 		/* least significant byte first */
732*4882a593Smuzhiyun 		vs[0] = get_fpr64(&fpu->fpr[idx], 0);
733*4882a593Smuzhiyun 		vs[1] = get_fpr64(&fpu->fpr[idx], 1);
734*4882a593Smuzhiyun #else
735*4882a593Smuzhiyun 		/* most significant byte first */
736*4882a593Smuzhiyun 		vs[0] = get_fpr64(&fpu->fpr[idx], 1);
737*4882a593Smuzhiyun 		vs[1] = get_fpr64(&fpu->fpr[idx], 0);
738*4882a593Smuzhiyun #endif
739*4882a593Smuzhiyun 		break;
740*4882a593Smuzhiyun 	case KVM_REG_MIPS_MSA_IR:
741*4882a593Smuzhiyun 		if (!kvm_mips_guest_has_msa(&vcpu->arch))
742*4882a593Smuzhiyun 			return -EINVAL;
743*4882a593Smuzhiyun 		v = boot_cpu_data.msa_id;
744*4882a593Smuzhiyun 		break;
745*4882a593Smuzhiyun 	case KVM_REG_MIPS_MSA_CSR:
746*4882a593Smuzhiyun 		if (!kvm_mips_guest_has_msa(&vcpu->arch))
747*4882a593Smuzhiyun 			return -EINVAL;
748*4882a593Smuzhiyun 		v = fpu->msacsr;
749*4882a593Smuzhiyun 		break;
750*4882a593Smuzhiyun 
751*4882a593Smuzhiyun 	/* registers to be handled specially */
752*4882a593Smuzhiyun 	default:
753*4882a593Smuzhiyun 		ret = kvm_mips_callbacks->get_one_reg(vcpu, reg, &v);
754*4882a593Smuzhiyun 		if (ret)
755*4882a593Smuzhiyun 			return ret;
756*4882a593Smuzhiyun 		break;
757*4882a593Smuzhiyun 	}
758*4882a593Smuzhiyun 	if ((reg->id & KVM_REG_SIZE_MASK) == KVM_REG_SIZE_U64) {
759*4882a593Smuzhiyun 		u64 __user *uaddr64 = (u64 __user *)(long)reg->addr;
760*4882a593Smuzhiyun 
761*4882a593Smuzhiyun 		return put_user(v, uaddr64);
762*4882a593Smuzhiyun 	} else if ((reg->id & KVM_REG_SIZE_MASK) == KVM_REG_SIZE_U32) {
763*4882a593Smuzhiyun 		u32 __user *uaddr32 = (u32 __user *)(long)reg->addr;
764*4882a593Smuzhiyun 		u32 v32 = (u32)v;
765*4882a593Smuzhiyun 
766*4882a593Smuzhiyun 		return put_user(v32, uaddr32);
767*4882a593Smuzhiyun 	} else if ((reg->id & KVM_REG_SIZE_MASK) == KVM_REG_SIZE_U128) {
768*4882a593Smuzhiyun 		void __user *uaddr = (void __user *)(long)reg->addr;
769*4882a593Smuzhiyun 
770*4882a593Smuzhiyun 		return copy_to_user(uaddr, vs, 16) ? -EFAULT : 0;
771*4882a593Smuzhiyun 	} else {
772*4882a593Smuzhiyun 		return -EINVAL;
773*4882a593Smuzhiyun 	}
774*4882a593Smuzhiyun }
775*4882a593Smuzhiyun 
kvm_mips_set_reg(struct kvm_vcpu * vcpu,const struct kvm_one_reg * reg)776*4882a593Smuzhiyun static int kvm_mips_set_reg(struct kvm_vcpu *vcpu,
777*4882a593Smuzhiyun 			    const struct kvm_one_reg *reg)
778*4882a593Smuzhiyun {
779*4882a593Smuzhiyun 	struct mips_coproc *cop0 = vcpu->arch.cop0;
780*4882a593Smuzhiyun 	struct mips_fpu_struct *fpu = &vcpu->arch.fpu;
781*4882a593Smuzhiyun 	s64 v;
782*4882a593Smuzhiyun 	s64 vs[2];
783*4882a593Smuzhiyun 	unsigned int idx;
784*4882a593Smuzhiyun 
785*4882a593Smuzhiyun 	if ((reg->id & KVM_REG_SIZE_MASK) == KVM_REG_SIZE_U64) {
786*4882a593Smuzhiyun 		u64 __user *uaddr64 = (u64 __user *)(long)reg->addr;
787*4882a593Smuzhiyun 
788*4882a593Smuzhiyun 		if (get_user(v, uaddr64) != 0)
789*4882a593Smuzhiyun 			return -EFAULT;
790*4882a593Smuzhiyun 	} else if ((reg->id & KVM_REG_SIZE_MASK) == KVM_REG_SIZE_U32) {
791*4882a593Smuzhiyun 		u32 __user *uaddr32 = (u32 __user *)(long)reg->addr;
792*4882a593Smuzhiyun 		s32 v32;
793*4882a593Smuzhiyun 
794*4882a593Smuzhiyun 		if (get_user(v32, uaddr32) != 0)
795*4882a593Smuzhiyun 			return -EFAULT;
796*4882a593Smuzhiyun 		v = (s64)v32;
797*4882a593Smuzhiyun 	} else if ((reg->id & KVM_REG_SIZE_MASK) == KVM_REG_SIZE_U128) {
798*4882a593Smuzhiyun 		void __user *uaddr = (void __user *)(long)reg->addr;
799*4882a593Smuzhiyun 
800*4882a593Smuzhiyun 		return copy_from_user(vs, uaddr, 16) ? -EFAULT : 0;
801*4882a593Smuzhiyun 	} else {
802*4882a593Smuzhiyun 		return -EINVAL;
803*4882a593Smuzhiyun 	}
804*4882a593Smuzhiyun 
805*4882a593Smuzhiyun 	switch (reg->id) {
806*4882a593Smuzhiyun 	/* General purpose registers */
807*4882a593Smuzhiyun 	case KVM_REG_MIPS_R0:
808*4882a593Smuzhiyun 		/* Silently ignore requests to set $0 */
809*4882a593Smuzhiyun 		break;
810*4882a593Smuzhiyun 	case KVM_REG_MIPS_R1 ... KVM_REG_MIPS_R31:
811*4882a593Smuzhiyun 		vcpu->arch.gprs[reg->id - KVM_REG_MIPS_R0] = v;
812*4882a593Smuzhiyun 		break;
813*4882a593Smuzhiyun #ifndef CONFIG_CPU_MIPSR6
814*4882a593Smuzhiyun 	case KVM_REG_MIPS_HI:
815*4882a593Smuzhiyun 		vcpu->arch.hi = v;
816*4882a593Smuzhiyun 		break;
817*4882a593Smuzhiyun 	case KVM_REG_MIPS_LO:
818*4882a593Smuzhiyun 		vcpu->arch.lo = v;
819*4882a593Smuzhiyun 		break;
820*4882a593Smuzhiyun #endif
821*4882a593Smuzhiyun 	case KVM_REG_MIPS_PC:
822*4882a593Smuzhiyun 		vcpu->arch.pc = v;
823*4882a593Smuzhiyun 		break;
824*4882a593Smuzhiyun 
825*4882a593Smuzhiyun 	/* Floating point registers */
826*4882a593Smuzhiyun 	case KVM_REG_MIPS_FPR_32(0) ... KVM_REG_MIPS_FPR_32(31):
827*4882a593Smuzhiyun 		if (!kvm_mips_guest_has_fpu(&vcpu->arch))
828*4882a593Smuzhiyun 			return -EINVAL;
829*4882a593Smuzhiyun 		idx = reg->id - KVM_REG_MIPS_FPR_32(0);
830*4882a593Smuzhiyun 		/* Odd singles in top of even double when FR=0 */
831*4882a593Smuzhiyun 		if (kvm_read_c0_guest_status(cop0) & ST0_FR)
832*4882a593Smuzhiyun 			set_fpr32(&fpu->fpr[idx], 0, v);
833*4882a593Smuzhiyun 		else
834*4882a593Smuzhiyun 			set_fpr32(&fpu->fpr[idx & ~1], idx & 1, v);
835*4882a593Smuzhiyun 		break;
836*4882a593Smuzhiyun 	case KVM_REG_MIPS_FPR_64(0) ... KVM_REG_MIPS_FPR_64(31):
837*4882a593Smuzhiyun 		if (!kvm_mips_guest_has_fpu(&vcpu->arch))
838*4882a593Smuzhiyun 			return -EINVAL;
839*4882a593Smuzhiyun 		idx = reg->id - KVM_REG_MIPS_FPR_64(0);
840*4882a593Smuzhiyun 		/* Can't access odd doubles in FR=0 mode */
841*4882a593Smuzhiyun 		if (idx & 1 && !(kvm_read_c0_guest_status(cop0) & ST0_FR))
842*4882a593Smuzhiyun 			return -EINVAL;
843*4882a593Smuzhiyun 		set_fpr64(&fpu->fpr[idx], 0, v);
844*4882a593Smuzhiyun 		break;
845*4882a593Smuzhiyun 	case KVM_REG_MIPS_FCR_IR:
846*4882a593Smuzhiyun 		if (!kvm_mips_guest_has_fpu(&vcpu->arch))
847*4882a593Smuzhiyun 			return -EINVAL;
848*4882a593Smuzhiyun 		/* Read-only */
849*4882a593Smuzhiyun 		break;
850*4882a593Smuzhiyun 	case KVM_REG_MIPS_FCR_CSR:
851*4882a593Smuzhiyun 		if (!kvm_mips_guest_has_fpu(&vcpu->arch))
852*4882a593Smuzhiyun 			return -EINVAL;
853*4882a593Smuzhiyun 		fpu->fcr31 = v;
854*4882a593Smuzhiyun 		break;
855*4882a593Smuzhiyun 
856*4882a593Smuzhiyun 	/* MIPS SIMD Architecture (MSA) registers */
857*4882a593Smuzhiyun 	case KVM_REG_MIPS_VEC_128(0) ... KVM_REG_MIPS_VEC_128(31):
858*4882a593Smuzhiyun 		if (!kvm_mips_guest_has_msa(&vcpu->arch))
859*4882a593Smuzhiyun 			return -EINVAL;
860*4882a593Smuzhiyun 		idx = reg->id - KVM_REG_MIPS_VEC_128(0);
861*4882a593Smuzhiyun #ifdef CONFIG_CPU_LITTLE_ENDIAN
862*4882a593Smuzhiyun 		/* least significant byte first */
863*4882a593Smuzhiyun 		set_fpr64(&fpu->fpr[idx], 0, vs[0]);
864*4882a593Smuzhiyun 		set_fpr64(&fpu->fpr[idx], 1, vs[1]);
865*4882a593Smuzhiyun #else
866*4882a593Smuzhiyun 		/* most significant byte first */
867*4882a593Smuzhiyun 		set_fpr64(&fpu->fpr[idx], 1, vs[0]);
868*4882a593Smuzhiyun 		set_fpr64(&fpu->fpr[idx], 0, vs[1]);
869*4882a593Smuzhiyun #endif
870*4882a593Smuzhiyun 		break;
871*4882a593Smuzhiyun 	case KVM_REG_MIPS_MSA_IR:
872*4882a593Smuzhiyun 		if (!kvm_mips_guest_has_msa(&vcpu->arch))
873*4882a593Smuzhiyun 			return -EINVAL;
874*4882a593Smuzhiyun 		/* Read-only */
875*4882a593Smuzhiyun 		break;
876*4882a593Smuzhiyun 	case KVM_REG_MIPS_MSA_CSR:
877*4882a593Smuzhiyun 		if (!kvm_mips_guest_has_msa(&vcpu->arch))
878*4882a593Smuzhiyun 			return -EINVAL;
879*4882a593Smuzhiyun 		fpu->msacsr = v;
880*4882a593Smuzhiyun 		break;
881*4882a593Smuzhiyun 
882*4882a593Smuzhiyun 	/* registers to be handled specially */
883*4882a593Smuzhiyun 	default:
884*4882a593Smuzhiyun 		return kvm_mips_callbacks->set_one_reg(vcpu, reg, v);
885*4882a593Smuzhiyun 	}
886*4882a593Smuzhiyun 	return 0;
887*4882a593Smuzhiyun }
888*4882a593Smuzhiyun 
kvm_vcpu_ioctl_enable_cap(struct kvm_vcpu * vcpu,struct kvm_enable_cap * cap)889*4882a593Smuzhiyun static int kvm_vcpu_ioctl_enable_cap(struct kvm_vcpu *vcpu,
890*4882a593Smuzhiyun 				     struct kvm_enable_cap *cap)
891*4882a593Smuzhiyun {
892*4882a593Smuzhiyun 	int r = 0;
893*4882a593Smuzhiyun 
894*4882a593Smuzhiyun 	if (!kvm_vm_ioctl_check_extension(vcpu->kvm, cap->cap))
895*4882a593Smuzhiyun 		return -EINVAL;
896*4882a593Smuzhiyun 	if (cap->flags)
897*4882a593Smuzhiyun 		return -EINVAL;
898*4882a593Smuzhiyun 	if (cap->args[0])
899*4882a593Smuzhiyun 		return -EINVAL;
900*4882a593Smuzhiyun 
901*4882a593Smuzhiyun 	switch (cap->cap) {
902*4882a593Smuzhiyun 	case KVM_CAP_MIPS_FPU:
903*4882a593Smuzhiyun 		vcpu->arch.fpu_enabled = true;
904*4882a593Smuzhiyun 		break;
905*4882a593Smuzhiyun 	case KVM_CAP_MIPS_MSA:
906*4882a593Smuzhiyun 		vcpu->arch.msa_enabled = true;
907*4882a593Smuzhiyun 		break;
908*4882a593Smuzhiyun 	default:
909*4882a593Smuzhiyun 		r = -EINVAL;
910*4882a593Smuzhiyun 		break;
911*4882a593Smuzhiyun 	}
912*4882a593Smuzhiyun 
913*4882a593Smuzhiyun 	return r;
914*4882a593Smuzhiyun }
915*4882a593Smuzhiyun 
kvm_arch_vcpu_async_ioctl(struct file * filp,unsigned int ioctl,unsigned long arg)916*4882a593Smuzhiyun long kvm_arch_vcpu_async_ioctl(struct file *filp, unsigned int ioctl,
917*4882a593Smuzhiyun 			       unsigned long arg)
918*4882a593Smuzhiyun {
919*4882a593Smuzhiyun 	struct kvm_vcpu *vcpu = filp->private_data;
920*4882a593Smuzhiyun 	void __user *argp = (void __user *)arg;
921*4882a593Smuzhiyun 
922*4882a593Smuzhiyun 	if (ioctl == KVM_INTERRUPT) {
923*4882a593Smuzhiyun 		struct kvm_mips_interrupt irq;
924*4882a593Smuzhiyun 
925*4882a593Smuzhiyun 		if (copy_from_user(&irq, argp, sizeof(irq)))
926*4882a593Smuzhiyun 			return -EFAULT;
927*4882a593Smuzhiyun 		kvm_debug("[%d] %s: irq: %d\n", vcpu->vcpu_id, __func__,
928*4882a593Smuzhiyun 			  irq.irq);
929*4882a593Smuzhiyun 
930*4882a593Smuzhiyun 		return kvm_vcpu_ioctl_interrupt(vcpu, &irq);
931*4882a593Smuzhiyun 	}
932*4882a593Smuzhiyun 
933*4882a593Smuzhiyun 	return -ENOIOCTLCMD;
934*4882a593Smuzhiyun }
935*4882a593Smuzhiyun 
kvm_arch_vcpu_ioctl(struct file * filp,unsigned int ioctl,unsigned long arg)936*4882a593Smuzhiyun long kvm_arch_vcpu_ioctl(struct file *filp, unsigned int ioctl,
937*4882a593Smuzhiyun 			 unsigned long arg)
938*4882a593Smuzhiyun {
939*4882a593Smuzhiyun 	struct kvm_vcpu *vcpu = filp->private_data;
940*4882a593Smuzhiyun 	void __user *argp = (void __user *)arg;
941*4882a593Smuzhiyun 	long r;
942*4882a593Smuzhiyun 
943*4882a593Smuzhiyun 	vcpu_load(vcpu);
944*4882a593Smuzhiyun 
945*4882a593Smuzhiyun 	switch (ioctl) {
946*4882a593Smuzhiyun 	case KVM_SET_ONE_REG:
947*4882a593Smuzhiyun 	case KVM_GET_ONE_REG: {
948*4882a593Smuzhiyun 		struct kvm_one_reg reg;
949*4882a593Smuzhiyun 
950*4882a593Smuzhiyun 		r = -EFAULT;
951*4882a593Smuzhiyun 		if (copy_from_user(&reg, argp, sizeof(reg)))
952*4882a593Smuzhiyun 			break;
953*4882a593Smuzhiyun 		if (ioctl == KVM_SET_ONE_REG)
954*4882a593Smuzhiyun 			r = kvm_mips_set_reg(vcpu, &reg);
955*4882a593Smuzhiyun 		else
956*4882a593Smuzhiyun 			r = kvm_mips_get_reg(vcpu, &reg);
957*4882a593Smuzhiyun 		break;
958*4882a593Smuzhiyun 	}
959*4882a593Smuzhiyun 	case KVM_GET_REG_LIST: {
960*4882a593Smuzhiyun 		struct kvm_reg_list __user *user_list = argp;
961*4882a593Smuzhiyun 		struct kvm_reg_list reg_list;
962*4882a593Smuzhiyun 		unsigned n;
963*4882a593Smuzhiyun 
964*4882a593Smuzhiyun 		r = -EFAULT;
965*4882a593Smuzhiyun 		if (copy_from_user(&reg_list, user_list, sizeof(reg_list)))
966*4882a593Smuzhiyun 			break;
967*4882a593Smuzhiyun 		n = reg_list.n;
968*4882a593Smuzhiyun 		reg_list.n = kvm_mips_num_regs(vcpu);
969*4882a593Smuzhiyun 		if (copy_to_user(user_list, &reg_list, sizeof(reg_list)))
970*4882a593Smuzhiyun 			break;
971*4882a593Smuzhiyun 		r = -E2BIG;
972*4882a593Smuzhiyun 		if (n < reg_list.n)
973*4882a593Smuzhiyun 			break;
974*4882a593Smuzhiyun 		r = kvm_mips_copy_reg_indices(vcpu, user_list->reg);
975*4882a593Smuzhiyun 		break;
976*4882a593Smuzhiyun 	}
977*4882a593Smuzhiyun 	case KVM_ENABLE_CAP: {
978*4882a593Smuzhiyun 		struct kvm_enable_cap cap;
979*4882a593Smuzhiyun 
980*4882a593Smuzhiyun 		r = -EFAULT;
981*4882a593Smuzhiyun 		if (copy_from_user(&cap, argp, sizeof(cap)))
982*4882a593Smuzhiyun 			break;
983*4882a593Smuzhiyun 		r = kvm_vcpu_ioctl_enable_cap(vcpu, &cap);
984*4882a593Smuzhiyun 		break;
985*4882a593Smuzhiyun 	}
986*4882a593Smuzhiyun 	default:
987*4882a593Smuzhiyun 		r = -ENOIOCTLCMD;
988*4882a593Smuzhiyun 	}
989*4882a593Smuzhiyun 
990*4882a593Smuzhiyun 	vcpu_put(vcpu);
991*4882a593Smuzhiyun 	return r;
992*4882a593Smuzhiyun }
993*4882a593Smuzhiyun 
kvm_arch_sync_dirty_log(struct kvm * kvm,struct kvm_memory_slot * memslot)994*4882a593Smuzhiyun void kvm_arch_sync_dirty_log(struct kvm *kvm, struct kvm_memory_slot *memslot)
995*4882a593Smuzhiyun {
996*4882a593Smuzhiyun 
997*4882a593Smuzhiyun }
998*4882a593Smuzhiyun 
kvm_arch_flush_remote_tlbs_memslot(struct kvm * kvm,struct kvm_memory_slot * memslot)999*4882a593Smuzhiyun void kvm_arch_flush_remote_tlbs_memslot(struct kvm *kvm,
1000*4882a593Smuzhiyun 					struct kvm_memory_slot *memslot)
1001*4882a593Smuzhiyun {
1002*4882a593Smuzhiyun 	/* Let implementation handle TLB/GVA invalidation */
1003*4882a593Smuzhiyun 	kvm_mips_callbacks->flush_shadow_memslot(kvm, memslot);
1004*4882a593Smuzhiyun }
1005*4882a593Smuzhiyun 
kvm_arch_vm_ioctl(struct file * filp,unsigned int ioctl,unsigned long arg)1006*4882a593Smuzhiyun long kvm_arch_vm_ioctl(struct file *filp, unsigned int ioctl, unsigned long arg)
1007*4882a593Smuzhiyun {
1008*4882a593Smuzhiyun 	long r;
1009*4882a593Smuzhiyun 
1010*4882a593Smuzhiyun 	switch (ioctl) {
1011*4882a593Smuzhiyun 	default:
1012*4882a593Smuzhiyun 		r = -ENOIOCTLCMD;
1013*4882a593Smuzhiyun 	}
1014*4882a593Smuzhiyun 
1015*4882a593Smuzhiyun 	return r;
1016*4882a593Smuzhiyun }
1017*4882a593Smuzhiyun 
kvm_arch_init(void * opaque)1018*4882a593Smuzhiyun int kvm_arch_init(void *opaque)
1019*4882a593Smuzhiyun {
1020*4882a593Smuzhiyun 	if (kvm_mips_callbacks) {
1021*4882a593Smuzhiyun 		kvm_err("kvm: module already exists\n");
1022*4882a593Smuzhiyun 		return -EEXIST;
1023*4882a593Smuzhiyun 	}
1024*4882a593Smuzhiyun 
1025*4882a593Smuzhiyun 	return kvm_mips_emulation_init(&kvm_mips_callbacks);
1026*4882a593Smuzhiyun }
1027*4882a593Smuzhiyun 
kvm_arch_exit(void)1028*4882a593Smuzhiyun void kvm_arch_exit(void)
1029*4882a593Smuzhiyun {
1030*4882a593Smuzhiyun 	kvm_mips_callbacks = NULL;
1031*4882a593Smuzhiyun }
1032*4882a593Smuzhiyun 
kvm_arch_vcpu_ioctl_get_sregs(struct kvm_vcpu * vcpu,struct kvm_sregs * sregs)1033*4882a593Smuzhiyun int kvm_arch_vcpu_ioctl_get_sregs(struct kvm_vcpu *vcpu,
1034*4882a593Smuzhiyun 				  struct kvm_sregs *sregs)
1035*4882a593Smuzhiyun {
1036*4882a593Smuzhiyun 	return -ENOIOCTLCMD;
1037*4882a593Smuzhiyun }
1038*4882a593Smuzhiyun 
kvm_arch_vcpu_ioctl_set_sregs(struct kvm_vcpu * vcpu,struct kvm_sregs * sregs)1039*4882a593Smuzhiyun int kvm_arch_vcpu_ioctl_set_sregs(struct kvm_vcpu *vcpu,
1040*4882a593Smuzhiyun 				  struct kvm_sregs *sregs)
1041*4882a593Smuzhiyun {
1042*4882a593Smuzhiyun 	return -ENOIOCTLCMD;
1043*4882a593Smuzhiyun }
1044*4882a593Smuzhiyun 
kvm_arch_vcpu_postcreate(struct kvm_vcpu * vcpu)1045*4882a593Smuzhiyun void kvm_arch_vcpu_postcreate(struct kvm_vcpu *vcpu)
1046*4882a593Smuzhiyun {
1047*4882a593Smuzhiyun }
1048*4882a593Smuzhiyun 
kvm_arch_vcpu_ioctl_get_fpu(struct kvm_vcpu * vcpu,struct kvm_fpu * fpu)1049*4882a593Smuzhiyun int kvm_arch_vcpu_ioctl_get_fpu(struct kvm_vcpu *vcpu, struct kvm_fpu *fpu)
1050*4882a593Smuzhiyun {
1051*4882a593Smuzhiyun 	return -ENOIOCTLCMD;
1052*4882a593Smuzhiyun }
1053*4882a593Smuzhiyun 
kvm_arch_vcpu_ioctl_set_fpu(struct kvm_vcpu * vcpu,struct kvm_fpu * fpu)1054*4882a593Smuzhiyun int kvm_arch_vcpu_ioctl_set_fpu(struct kvm_vcpu *vcpu, struct kvm_fpu *fpu)
1055*4882a593Smuzhiyun {
1056*4882a593Smuzhiyun 	return -ENOIOCTLCMD;
1057*4882a593Smuzhiyun }
1058*4882a593Smuzhiyun 
kvm_arch_vcpu_fault(struct kvm_vcpu * vcpu,struct vm_fault * vmf)1059*4882a593Smuzhiyun vm_fault_t kvm_arch_vcpu_fault(struct kvm_vcpu *vcpu, struct vm_fault *vmf)
1060*4882a593Smuzhiyun {
1061*4882a593Smuzhiyun 	return VM_FAULT_SIGBUS;
1062*4882a593Smuzhiyun }
1063*4882a593Smuzhiyun 
kvm_vm_ioctl_check_extension(struct kvm * kvm,long ext)1064*4882a593Smuzhiyun int kvm_vm_ioctl_check_extension(struct kvm *kvm, long ext)
1065*4882a593Smuzhiyun {
1066*4882a593Smuzhiyun 	int r;
1067*4882a593Smuzhiyun 
1068*4882a593Smuzhiyun 	switch (ext) {
1069*4882a593Smuzhiyun 	case KVM_CAP_ONE_REG:
1070*4882a593Smuzhiyun 	case KVM_CAP_ENABLE_CAP:
1071*4882a593Smuzhiyun 	case KVM_CAP_READONLY_MEM:
1072*4882a593Smuzhiyun 	case KVM_CAP_SYNC_MMU:
1073*4882a593Smuzhiyun 	case KVM_CAP_IMMEDIATE_EXIT:
1074*4882a593Smuzhiyun 		r = 1;
1075*4882a593Smuzhiyun 		break;
1076*4882a593Smuzhiyun 	case KVM_CAP_NR_VCPUS:
1077*4882a593Smuzhiyun 		r = num_online_cpus();
1078*4882a593Smuzhiyun 		break;
1079*4882a593Smuzhiyun 	case KVM_CAP_MAX_VCPUS:
1080*4882a593Smuzhiyun 		r = KVM_MAX_VCPUS;
1081*4882a593Smuzhiyun 		break;
1082*4882a593Smuzhiyun 	case KVM_CAP_MAX_VCPU_ID:
1083*4882a593Smuzhiyun 		r = KVM_MAX_VCPU_ID;
1084*4882a593Smuzhiyun 		break;
1085*4882a593Smuzhiyun 	case KVM_CAP_MIPS_FPU:
1086*4882a593Smuzhiyun 		/* We don't handle systems with inconsistent cpu_has_fpu */
1087*4882a593Smuzhiyun 		r = !!raw_cpu_has_fpu;
1088*4882a593Smuzhiyun 		break;
1089*4882a593Smuzhiyun 	case KVM_CAP_MIPS_MSA:
1090*4882a593Smuzhiyun 		/*
1091*4882a593Smuzhiyun 		 * We don't support MSA vector partitioning yet:
1092*4882a593Smuzhiyun 		 * 1) It would require explicit support which can't be tested
1093*4882a593Smuzhiyun 		 *    yet due to lack of support in current hardware.
1094*4882a593Smuzhiyun 		 * 2) It extends the state that would need to be saved/restored
1095*4882a593Smuzhiyun 		 *    by e.g. QEMU for migration.
1096*4882a593Smuzhiyun 		 *
1097*4882a593Smuzhiyun 		 * When vector partitioning hardware becomes available, support
1098*4882a593Smuzhiyun 		 * could be added by requiring a flag when enabling
1099*4882a593Smuzhiyun 		 * KVM_CAP_MIPS_MSA capability to indicate that userland knows
1100*4882a593Smuzhiyun 		 * to save/restore the appropriate extra state.
1101*4882a593Smuzhiyun 		 */
1102*4882a593Smuzhiyun 		r = cpu_has_msa && !(boot_cpu_data.msa_id & MSA_IR_WRPF);
1103*4882a593Smuzhiyun 		break;
1104*4882a593Smuzhiyun 	default:
1105*4882a593Smuzhiyun 		r = kvm_mips_callbacks->check_extension(kvm, ext);
1106*4882a593Smuzhiyun 		break;
1107*4882a593Smuzhiyun 	}
1108*4882a593Smuzhiyun 	return r;
1109*4882a593Smuzhiyun }
1110*4882a593Smuzhiyun 
kvm_cpu_has_pending_timer(struct kvm_vcpu * vcpu)1111*4882a593Smuzhiyun int kvm_cpu_has_pending_timer(struct kvm_vcpu *vcpu)
1112*4882a593Smuzhiyun {
1113*4882a593Smuzhiyun 	return kvm_mips_pending_timer(vcpu) ||
1114*4882a593Smuzhiyun 		kvm_read_c0_guest_cause(vcpu->arch.cop0) & C_TI;
1115*4882a593Smuzhiyun }
1116*4882a593Smuzhiyun 
kvm_arch_vcpu_dump_regs(struct kvm_vcpu * vcpu)1117*4882a593Smuzhiyun int kvm_arch_vcpu_dump_regs(struct kvm_vcpu *vcpu)
1118*4882a593Smuzhiyun {
1119*4882a593Smuzhiyun 	int i;
1120*4882a593Smuzhiyun 	struct mips_coproc *cop0;
1121*4882a593Smuzhiyun 
1122*4882a593Smuzhiyun 	if (!vcpu)
1123*4882a593Smuzhiyun 		return -1;
1124*4882a593Smuzhiyun 
1125*4882a593Smuzhiyun 	kvm_debug("VCPU Register Dump:\n");
1126*4882a593Smuzhiyun 	kvm_debug("\tpc = 0x%08lx\n", vcpu->arch.pc);
1127*4882a593Smuzhiyun 	kvm_debug("\texceptions: %08lx\n", vcpu->arch.pending_exceptions);
1128*4882a593Smuzhiyun 
1129*4882a593Smuzhiyun 	for (i = 0; i < 32; i += 4) {
1130*4882a593Smuzhiyun 		kvm_debug("\tgpr%02d: %08lx %08lx %08lx %08lx\n", i,
1131*4882a593Smuzhiyun 		       vcpu->arch.gprs[i],
1132*4882a593Smuzhiyun 		       vcpu->arch.gprs[i + 1],
1133*4882a593Smuzhiyun 		       vcpu->arch.gprs[i + 2], vcpu->arch.gprs[i + 3]);
1134*4882a593Smuzhiyun 	}
1135*4882a593Smuzhiyun 	kvm_debug("\thi: 0x%08lx\n", vcpu->arch.hi);
1136*4882a593Smuzhiyun 	kvm_debug("\tlo: 0x%08lx\n", vcpu->arch.lo);
1137*4882a593Smuzhiyun 
1138*4882a593Smuzhiyun 	cop0 = vcpu->arch.cop0;
1139*4882a593Smuzhiyun 	kvm_debug("\tStatus: 0x%08x, Cause: 0x%08x\n",
1140*4882a593Smuzhiyun 		  kvm_read_c0_guest_status(cop0),
1141*4882a593Smuzhiyun 		  kvm_read_c0_guest_cause(cop0));
1142*4882a593Smuzhiyun 
1143*4882a593Smuzhiyun 	kvm_debug("\tEPC: 0x%08lx\n", kvm_read_c0_guest_epc(cop0));
1144*4882a593Smuzhiyun 
1145*4882a593Smuzhiyun 	return 0;
1146*4882a593Smuzhiyun }
1147*4882a593Smuzhiyun 
kvm_arch_vcpu_ioctl_set_regs(struct kvm_vcpu * vcpu,struct kvm_regs * regs)1148*4882a593Smuzhiyun int kvm_arch_vcpu_ioctl_set_regs(struct kvm_vcpu *vcpu, struct kvm_regs *regs)
1149*4882a593Smuzhiyun {
1150*4882a593Smuzhiyun 	int i;
1151*4882a593Smuzhiyun 
1152*4882a593Smuzhiyun 	vcpu_load(vcpu);
1153*4882a593Smuzhiyun 
1154*4882a593Smuzhiyun 	for (i = 1; i < ARRAY_SIZE(vcpu->arch.gprs); i++)
1155*4882a593Smuzhiyun 		vcpu->arch.gprs[i] = regs->gpr[i];
1156*4882a593Smuzhiyun 	vcpu->arch.gprs[0] = 0; /* zero is special, and cannot be set. */
1157*4882a593Smuzhiyun 	vcpu->arch.hi = regs->hi;
1158*4882a593Smuzhiyun 	vcpu->arch.lo = regs->lo;
1159*4882a593Smuzhiyun 	vcpu->arch.pc = regs->pc;
1160*4882a593Smuzhiyun 
1161*4882a593Smuzhiyun 	vcpu_put(vcpu);
1162*4882a593Smuzhiyun 	return 0;
1163*4882a593Smuzhiyun }
1164*4882a593Smuzhiyun 
kvm_arch_vcpu_ioctl_get_regs(struct kvm_vcpu * vcpu,struct kvm_regs * regs)1165*4882a593Smuzhiyun int kvm_arch_vcpu_ioctl_get_regs(struct kvm_vcpu *vcpu, struct kvm_regs *regs)
1166*4882a593Smuzhiyun {
1167*4882a593Smuzhiyun 	int i;
1168*4882a593Smuzhiyun 
1169*4882a593Smuzhiyun 	vcpu_load(vcpu);
1170*4882a593Smuzhiyun 
1171*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(vcpu->arch.gprs); i++)
1172*4882a593Smuzhiyun 		regs->gpr[i] = vcpu->arch.gprs[i];
1173*4882a593Smuzhiyun 
1174*4882a593Smuzhiyun 	regs->hi = vcpu->arch.hi;
1175*4882a593Smuzhiyun 	regs->lo = vcpu->arch.lo;
1176*4882a593Smuzhiyun 	regs->pc = vcpu->arch.pc;
1177*4882a593Smuzhiyun 
1178*4882a593Smuzhiyun 	vcpu_put(vcpu);
1179*4882a593Smuzhiyun 	return 0;
1180*4882a593Smuzhiyun }
1181*4882a593Smuzhiyun 
kvm_arch_vcpu_ioctl_translate(struct kvm_vcpu * vcpu,struct kvm_translation * tr)1182*4882a593Smuzhiyun int kvm_arch_vcpu_ioctl_translate(struct kvm_vcpu *vcpu,
1183*4882a593Smuzhiyun 				  struct kvm_translation *tr)
1184*4882a593Smuzhiyun {
1185*4882a593Smuzhiyun 	return 0;
1186*4882a593Smuzhiyun }
1187*4882a593Smuzhiyun 
kvm_mips_set_c0_status(void)1188*4882a593Smuzhiyun static void kvm_mips_set_c0_status(void)
1189*4882a593Smuzhiyun {
1190*4882a593Smuzhiyun 	u32 status = read_c0_status();
1191*4882a593Smuzhiyun 
1192*4882a593Smuzhiyun 	if (cpu_has_dsp)
1193*4882a593Smuzhiyun 		status |= (ST0_MX);
1194*4882a593Smuzhiyun 
1195*4882a593Smuzhiyun 	write_c0_status(status);
1196*4882a593Smuzhiyun 	ehb();
1197*4882a593Smuzhiyun }
1198*4882a593Smuzhiyun 
1199*4882a593Smuzhiyun /*
1200*4882a593Smuzhiyun  * Return value is in the form (errcode<<2 | RESUME_FLAG_HOST | RESUME_FLAG_NV)
1201*4882a593Smuzhiyun  */
kvm_mips_handle_exit(struct kvm_vcpu * vcpu)1202*4882a593Smuzhiyun int kvm_mips_handle_exit(struct kvm_vcpu *vcpu)
1203*4882a593Smuzhiyun {
1204*4882a593Smuzhiyun 	struct kvm_run *run = vcpu->run;
1205*4882a593Smuzhiyun 	u32 cause = vcpu->arch.host_cp0_cause;
1206*4882a593Smuzhiyun 	u32 exccode = (cause >> CAUSEB_EXCCODE) & 0x1f;
1207*4882a593Smuzhiyun 	u32 __user *opc = (u32 __user *) vcpu->arch.pc;
1208*4882a593Smuzhiyun 	unsigned long badvaddr = vcpu->arch.host_cp0_badvaddr;
1209*4882a593Smuzhiyun 	enum emulation_result er = EMULATE_DONE;
1210*4882a593Smuzhiyun 	u32 inst;
1211*4882a593Smuzhiyun 	int ret = RESUME_GUEST;
1212*4882a593Smuzhiyun 
1213*4882a593Smuzhiyun 	vcpu->mode = OUTSIDE_GUEST_MODE;
1214*4882a593Smuzhiyun 
1215*4882a593Smuzhiyun 	/* re-enable HTW before enabling interrupts */
1216*4882a593Smuzhiyun 	if (!IS_ENABLED(CONFIG_KVM_MIPS_VZ))
1217*4882a593Smuzhiyun 		htw_start();
1218*4882a593Smuzhiyun 
1219*4882a593Smuzhiyun 	/* Set a default exit reason */
1220*4882a593Smuzhiyun 	run->exit_reason = KVM_EXIT_UNKNOWN;
1221*4882a593Smuzhiyun 	run->ready_for_interrupt_injection = 1;
1222*4882a593Smuzhiyun 
1223*4882a593Smuzhiyun 	/*
1224*4882a593Smuzhiyun 	 * Set the appropriate status bits based on host CPU features,
1225*4882a593Smuzhiyun 	 * before we hit the scheduler
1226*4882a593Smuzhiyun 	 */
1227*4882a593Smuzhiyun 	kvm_mips_set_c0_status();
1228*4882a593Smuzhiyun 
1229*4882a593Smuzhiyun 	local_irq_enable();
1230*4882a593Smuzhiyun 
1231*4882a593Smuzhiyun 	kvm_debug("kvm_mips_handle_exit: cause: %#x, PC: %p, kvm_run: %p, kvm_vcpu: %p\n",
1232*4882a593Smuzhiyun 			cause, opc, run, vcpu);
1233*4882a593Smuzhiyun 	trace_kvm_exit(vcpu, exccode);
1234*4882a593Smuzhiyun 
1235*4882a593Smuzhiyun 	if (!IS_ENABLED(CONFIG_KVM_MIPS_VZ)) {
1236*4882a593Smuzhiyun 		/*
1237*4882a593Smuzhiyun 		 * Do a privilege check, if in UM most of these exit conditions
1238*4882a593Smuzhiyun 		 * end up causing an exception to be delivered to the Guest
1239*4882a593Smuzhiyun 		 * Kernel
1240*4882a593Smuzhiyun 		 */
1241*4882a593Smuzhiyun 		er = kvm_mips_check_privilege(cause, opc, vcpu);
1242*4882a593Smuzhiyun 		if (er == EMULATE_PRIV_FAIL) {
1243*4882a593Smuzhiyun 			goto skip_emul;
1244*4882a593Smuzhiyun 		} else if (er == EMULATE_FAIL) {
1245*4882a593Smuzhiyun 			run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
1246*4882a593Smuzhiyun 			ret = RESUME_HOST;
1247*4882a593Smuzhiyun 			goto skip_emul;
1248*4882a593Smuzhiyun 		}
1249*4882a593Smuzhiyun 	}
1250*4882a593Smuzhiyun 
1251*4882a593Smuzhiyun 	switch (exccode) {
1252*4882a593Smuzhiyun 	case EXCCODE_INT:
1253*4882a593Smuzhiyun 		kvm_debug("[%d]EXCCODE_INT @ %p\n", vcpu->vcpu_id, opc);
1254*4882a593Smuzhiyun 
1255*4882a593Smuzhiyun 		++vcpu->stat.int_exits;
1256*4882a593Smuzhiyun 
1257*4882a593Smuzhiyun 		if (need_resched())
1258*4882a593Smuzhiyun 			cond_resched();
1259*4882a593Smuzhiyun 
1260*4882a593Smuzhiyun 		ret = RESUME_GUEST;
1261*4882a593Smuzhiyun 		break;
1262*4882a593Smuzhiyun 
1263*4882a593Smuzhiyun 	case EXCCODE_CPU:
1264*4882a593Smuzhiyun 		kvm_debug("EXCCODE_CPU: @ PC: %p\n", opc);
1265*4882a593Smuzhiyun 
1266*4882a593Smuzhiyun 		++vcpu->stat.cop_unusable_exits;
1267*4882a593Smuzhiyun 		ret = kvm_mips_callbacks->handle_cop_unusable(vcpu);
1268*4882a593Smuzhiyun 		/* XXXKYMA: Might need to return to user space */
1269*4882a593Smuzhiyun 		if (run->exit_reason == KVM_EXIT_IRQ_WINDOW_OPEN)
1270*4882a593Smuzhiyun 			ret = RESUME_HOST;
1271*4882a593Smuzhiyun 		break;
1272*4882a593Smuzhiyun 
1273*4882a593Smuzhiyun 	case EXCCODE_MOD:
1274*4882a593Smuzhiyun 		++vcpu->stat.tlbmod_exits;
1275*4882a593Smuzhiyun 		ret = kvm_mips_callbacks->handle_tlb_mod(vcpu);
1276*4882a593Smuzhiyun 		break;
1277*4882a593Smuzhiyun 
1278*4882a593Smuzhiyun 	case EXCCODE_TLBS:
1279*4882a593Smuzhiyun 		kvm_debug("TLB ST fault:  cause %#x, status %#x, PC: %p, BadVaddr: %#lx\n",
1280*4882a593Smuzhiyun 			  cause, kvm_read_c0_guest_status(vcpu->arch.cop0), opc,
1281*4882a593Smuzhiyun 			  badvaddr);
1282*4882a593Smuzhiyun 
1283*4882a593Smuzhiyun 		++vcpu->stat.tlbmiss_st_exits;
1284*4882a593Smuzhiyun 		ret = kvm_mips_callbacks->handle_tlb_st_miss(vcpu);
1285*4882a593Smuzhiyun 		break;
1286*4882a593Smuzhiyun 
1287*4882a593Smuzhiyun 	case EXCCODE_TLBL:
1288*4882a593Smuzhiyun 		kvm_debug("TLB LD fault: cause %#x, PC: %p, BadVaddr: %#lx\n",
1289*4882a593Smuzhiyun 			  cause, opc, badvaddr);
1290*4882a593Smuzhiyun 
1291*4882a593Smuzhiyun 		++vcpu->stat.tlbmiss_ld_exits;
1292*4882a593Smuzhiyun 		ret = kvm_mips_callbacks->handle_tlb_ld_miss(vcpu);
1293*4882a593Smuzhiyun 		break;
1294*4882a593Smuzhiyun 
1295*4882a593Smuzhiyun 	case EXCCODE_ADES:
1296*4882a593Smuzhiyun 		++vcpu->stat.addrerr_st_exits;
1297*4882a593Smuzhiyun 		ret = kvm_mips_callbacks->handle_addr_err_st(vcpu);
1298*4882a593Smuzhiyun 		break;
1299*4882a593Smuzhiyun 
1300*4882a593Smuzhiyun 	case EXCCODE_ADEL:
1301*4882a593Smuzhiyun 		++vcpu->stat.addrerr_ld_exits;
1302*4882a593Smuzhiyun 		ret = kvm_mips_callbacks->handle_addr_err_ld(vcpu);
1303*4882a593Smuzhiyun 		break;
1304*4882a593Smuzhiyun 
1305*4882a593Smuzhiyun 	case EXCCODE_SYS:
1306*4882a593Smuzhiyun 		++vcpu->stat.syscall_exits;
1307*4882a593Smuzhiyun 		ret = kvm_mips_callbacks->handle_syscall(vcpu);
1308*4882a593Smuzhiyun 		break;
1309*4882a593Smuzhiyun 
1310*4882a593Smuzhiyun 	case EXCCODE_RI:
1311*4882a593Smuzhiyun 		++vcpu->stat.resvd_inst_exits;
1312*4882a593Smuzhiyun 		ret = kvm_mips_callbacks->handle_res_inst(vcpu);
1313*4882a593Smuzhiyun 		break;
1314*4882a593Smuzhiyun 
1315*4882a593Smuzhiyun 	case EXCCODE_BP:
1316*4882a593Smuzhiyun 		++vcpu->stat.break_inst_exits;
1317*4882a593Smuzhiyun 		ret = kvm_mips_callbacks->handle_break(vcpu);
1318*4882a593Smuzhiyun 		break;
1319*4882a593Smuzhiyun 
1320*4882a593Smuzhiyun 	case EXCCODE_TR:
1321*4882a593Smuzhiyun 		++vcpu->stat.trap_inst_exits;
1322*4882a593Smuzhiyun 		ret = kvm_mips_callbacks->handle_trap(vcpu);
1323*4882a593Smuzhiyun 		break;
1324*4882a593Smuzhiyun 
1325*4882a593Smuzhiyun 	case EXCCODE_MSAFPE:
1326*4882a593Smuzhiyun 		++vcpu->stat.msa_fpe_exits;
1327*4882a593Smuzhiyun 		ret = kvm_mips_callbacks->handle_msa_fpe(vcpu);
1328*4882a593Smuzhiyun 		break;
1329*4882a593Smuzhiyun 
1330*4882a593Smuzhiyun 	case EXCCODE_FPE:
1331*4882a593Smuzhiyun 		++vcpu->stat.fpe_exits;
1332*4882a593Smuzhiyun 		ret = kvm_mips_callbacks->handle_fpe(vcpu);
1333*4882a593Smuzhiyun 		break;
1334*4882a593Smuzhiyun 
1335*4882a593Smuzhiyun 	case EXCCODE_MSADIS:
1336*4882a593Smuzhiyun 		++vcpu->stat.msa_disabled_exits;
1337*4882a593Smuzhiyun 		ret = kvm_mips_callbacks->handle_msa_disabled(vcpu);
1338*4882a593Smuzhiyun 		break;
1339*4882a593Smuzhiyun 
1340*4882a593Smuzhiyun 	case EXCCODE_GE:
1341*4882a593Smuzhiyun 		/* defer exit accounting to handler */
1342*4882a593Smuzhiyun 		ret = kvm_mips_callbacks->handle_guest_exit(vcpu);
1343*4882a593Smuzhiyun 		break;
1344*4882a593Smuzhiyun 
1345*4882a593Smuzhiyun 	default:
1346*4882a593Smuzhiyun 		if (cause & CAUSEF_BD)
1347*4882a593Smuzhiyun 			opc += 1;
1348*4882a593Smuzhiyun 		inst = 0;
1349*4882a593Smuzhiyun 		kvm_get_badinstr(opc, vcpu, &inst);
1350*4882a593Smuzhiyun 		kvm_err("Exception Code: %d, not yet handled, @ PC: %p, inst: 0x%08x  BadVaddr: %#lx Status: %#x\n",
1351*4882a593Smuzhiyun 			exccode, opc, inst, badvaddr,
1352*4882a593Smuzhiyun 			kvm_read_c0_guest_status(vcpu->arch.cop0));
1353*4882a593Smuzhiyun 		kvm_arch_vcpu_dump_regs(vcpu);
1354*4882a593Smuzhiyun 		run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
1355*4882a593Smuzhiyun 		ret = RESUME_HOST;
1356*4882a593Smuzhiyun 		break;
1357*4882a593Smuzhiyun 
1358*4882a593Smuzhiyun 	}
1359*4882a593Smuzhiyun 
1360*4882a593Smuzhiyun skip_emul:
1361*4882a593Smuzhiyun 	local_irq_disable();
1362*4882a593Smuzhiyun 
1363*4882a593Smuzhiyun 	if (ret == RESUME_GUEST)
1364*4882a593Smuzhiyun 		kvm_vz_acquire_htimer(vcpu);
1365*4882a593Smuzhiyun 
1366*4882a593Smuzhiyun 	if (er == EMULATE_DONE && !(ret & RESUME_HOST))
1367*4882a593Smuzhiyun 		kvm_mips_deliver_interrupts(vcpu, cause);
1368*4882a593Smuzhiyun 
1369*4882a593Smuzhiyun 	if (!(ret & RESUME_HOST)) {
1370*4882a593Smuzhiyun 		/* Only check for signals if not already exiting to userspace */
1371*4882a593Smuzhiyun 		if (signal_pending(current)) {
1372*4882a593Smuzhiyun 			run->exit_reason = KVM_EXIT_INTR;
1373*4882a593Smuzhiyun 			ret = (-EINTR << 2) | RESUME_HOST;
1374*4882a593Smuzhiyun 			++vcpu->stat.signal_exits;
1375*4882a593Smuzhiyun 			trace_kvm_exit(vcpu, KVM_TRACE_EXIT_SIGNAL);
1376*4882a593Smuzhiyun 		}
1377*4882a593Smuzhiyun 	}
1378*4882a593Smuzhiyun 
1379*4882a593Smuzhiyun 	if (ret == RESUME_GUEST) {
1380*4882a593Smuzhiyun 		trace_kvm_reenter(vcpu);
1381*4882a593Smuzhiyun 
1382*4882a593Smuzhiyun 		/*
1383*4882a593Smuzhiyun 		 * Make sure the read of VCPU requests in vcpu_reenter()
1384*4882a593Smuzhiyun 		 * callback is not reordered ahead of the write to vcpu->mode,
1385*4882a593Smuzhiyun 		 * or we could miss a TLB flush request while the requester sees
1386*4882a593Smuzhiyun 		 * the VCPU as outside of guest mode and not needing an IPI.
1387*4882a593Smuzhiyun 		 */
1388*4882a593Smuzhiyun 		smp_store_mb(vcpu->mode, IN_GUEST_MODE);
1389*4882a593Smuzhiyun 
1390*4882a593Smuzhiyun 		kvm_mips_callbacks->vcpu_reenter(vcpu);
1391*4882a593Smuzhiyun 
1392*4882a593Smuzhiyun 		/*
1393*4882a593Smuzhiyun 		 * If FPU / MSA are enabled (i.e. the guest's FPU / MSA context
1394*4882a593Smuzhiyun 		 * is live), restore FCR31 / MSACSR.
1395*4882a593Smuzhiyun 		 *
1396*4882a593Smuzhiyun 		 * This should be before returning to the guest exception
1397*4882a593Smuzhiyun 		 * vector, as it may well cause an [MSA] FP exception if there
1398*4882a593Smuzhiyun 		 * are pending exception bits unmasked. (see
1399*4882a593Smuzhiyun 		 * kvm_mips_csr_die_notifier() for how that is handled).
1400*4882a593Smuzhiyun 		 */
1401*4882a593Smuzhiyun 		if (kvm_mips_guest_has_fpu(&vcpu->arch) &&
1402*4882a593Smuzhiyun 		    read_c0_status() & ST0_CU1)
1403*4882a593Smuzhiyun 			__kvm_restore_fcsr(&vcpu->arch);
1404*4882a593Smuzhiyun 
1405*4882a593Smuzhiyun 		if (kvm_mips_guest_has_msa(&vcpu->arch) &&
1406*4882a593Smuzhiyun 		    read_c0_config5() & MIPS_CONF5_MSAEN)
1407*4882a593Smuzhiyun 			__kvm_restore_msacsr(&vcpu->arch);
1408*4882a593Smuzhiyun 	}
1409*4882a593Smuzhiyun 
1410*4882a593Smuzhiyun 	/* Disable HTW before returning to guest or host */
1411*4882a593Smuzhiyun 	if (!IS_ENABLED(CONFIG_KVM_MIPS_VZ))
1412*4882a593Smuzhiyun 		htw_stop();
1413*4882a593Smuzhiyun 
1414*4882a593Smuzhiyun 	return ret;
1415*4882a593Smuzhiyun }
1416*4882a593Smuzhiyun 
1417*4882a593Smuzhiyun /* Enable FPU for guest and restore context */
kvm_own_fpu(struct kvm_vcpu * vcpu)1418*4882a593Smuzhiyun void kvm_own_fpu(struct kvm_vcpu *vcpu)
1419*4882a593Smuzhiyun {
1420*4882a593Smuzhiyun 	struct mips_coproc *cop0 = vcpu->arch.cop0;
1421*4882a593Smuzhiyun 	unsigned int sr, cfg5;
1422*4882a593Smuzhiyun 
1423*4882a593Smuzhiyun 	preempt_disable();
1424*4882a593Smuzhiyun 
1425*4882a593Smuzhiyun 	sr = kvm_read_c0_guest_status(cop0);
1426*4882a593Smuzhiyun 
1427*4882a593Smuzhiyun 	/*
1428*4882a593Smuzhiyun 	 * If MSA state is already live, it is undefined how it interacts with
1429*4882a593Smuzhiyun 	 * FR=0 FPU state, and we don't want to hit reserved instruction
1430*4882a593Smuzhiyun 	 * exceptions trying to save the MSA state later when CU=1 && FR=1, so
1431*4882a593Smuzhiyun 	 * play it safe and save it first.
1432*4882a593Smuzhiyun 	 *
1433*4882a593Smuzhiyun 	 * In theory we shouldn't ever hit this case since kvm_lose_fpu() should
1434*4882a593Smuzhiyun 	 * get called when guest CU1 is set, however we can't trust the guest
1435*4882a593Smuzhiyun 	 * not to clobber the status register directly via the commpage.
1436*4882a593Smuzhiyun 	 */
1437*4882a593Smuzhiyun 	if (cpu_has_msa && sr & ST0_CU1 && !(sr & ST0_FR) &&
1438*4882a593Smuzhiyun 	    vcpu->arch.aux_inuse & KVM_MIPS_AUX_MSA)
1439*4882a593Smuzhiyun 		kvm_lose_fpu(vcpu);
1440*4882a593Smuzhiyun 
1441*4882a593Smuzhiyun 	/*
1442*4882a593Smuzhiyun 	 * Enable FPU for guest
1443*4882a593Smuzhiyun 	 * We set FR and FRE according to guest context
1444*4882a593Smuzhiyun 	 */
1445*4882a593Smuzhiyun 	change_c0_status(ST0_CU1 | ST0_FR, sr);
1446*4882a593Smuzhiyun 	if (cpu_has_fre) {
1447*4882a593Smuzhiyun 		cfg5 = kvm_read_c0_guest_config5(cop0);
1448*4882a593Smuzhiyun 		change_c0_config5(MIPS_CONF5_FRE, cfg5);
1449*4882a593Smuzhiyun 	}
1450*4882a593Smuzhiyun 	enable_fpu_hazard();
1451*4882a593Smuzhiyun 
1452*4882a593Smuzhiyun 	/* If guest FPU state not active, restore it now */
1453*4882a593Smuzhiyun 	if (!(vcpu->arch.aux_inuse & KVM_MIPS_AUX_FPU)) {
1454*4882a593Smuzhiyun 		__kvm_restore_fpu(&vcpu->arch);
1455*4882a593Smuzhiyun 		vcpu->arch.aux_inuse |= KVM_MIPS_AUX_FPU;
1456*4882a593Smuzhiyun 		trace_kvm_aux(vcpu, KVM_TRACE_AUX_RESTORE, KVM_TRACE_AUX_FPU);
1457*4882a593Smuzhiyun 	} else {
1458*4882a593Smuzhiyun 		trace_kvm_aux(vcpu, KVM_TRACE_AUX_ENABLE, KVM_TRACE_AUX_FPU);
1459*4882a593Smuzhiyun 	}
1460*4882a593Smuzhiyun 
1461*4882a593Smuzhiyun 	preempt_enable();
1462*4882a593Smuzhiyun }
1463*4882a593Smuzhiyun 
1464*4882a593Smuzhiyun #ifdef CONFIG_CPU_HAS_MSA
1465*4882a593Smuzhiyun /* Enable MSA for guest and restore context */
kvm_own_msa(struct kvm_vcpu * vcpu)1466*4882a593Smuzhiyun void kvm_own_msa(struct kvm_vcpu *vcpu)
1467*4882a593Smuzhiyun {
1468*4882a593Smuzhiyun 	struct mips_coproc *cop0 = vcpu->arch.cop0;
1469*4882a593Smuzhiyun 	unsigned int sr, cfg5;
1470*4882a593Smuzhiyun 
1471*4882a593Smuzhiyun 	preempt_disable();
1472*4882a593Smuzhiyun 
1473*4882a593Smuzhiyun 	/*
1474*4882a593Smuzhiyun 	 * Enable FPU if enabled in guest, since we're restoring FPU context
1475*4882a593Smuzhiyun 	 * anyway. We set FR and FRE according to guest context.
1476*4882a593Smuzhiyun 	 */
1477*4882a593Smuzhiyun 	if (kvm_mips_guest_has_fpu(&vcpu->arch)) {
1478*4882a593Smuzhiyun 		sr = kvm_read_c0_guest_status(cop0);
1479*4882a593Smuzhiyun 
1480*4882a593Smuzhiyun 		/*
1481*4882a593Smuzhiyun 		 * If FR=0 FPU state is already live, it is undefined how it
1482*4882a593Smuzhiyun 		 * interacts with MSA state, so play it safe and save it first.
1483*4882a593Smuzhiyun 		 */
1484*4882a593Smuzhiyun 		if (!(sr & ST0_FR) &&
1485*4882a593Smuzhiyun 		    (vcpu->arch.aux_inuse & (KVM_MIPS_AUX_FPU |
1486*4882a593Smuzhiyun 				KVM_MIPS_AUX_MSA)) == KVM_MIPS_AUX_FPU)
1487*4882a593Smuzhiyun 			kvm_lose_fpu(vcpu);
1488*4882a593Smuzhiyun 
1489*4882a593Smuzhiyun 		change_c0_status(ST0_CU1 | ST0_FR, sr);
1490*4882a593Smuzhiyun 		if (sr & ST0_CU1 && cpu_has_fre) {
1491*4882a593Smuzhiyun 			cfg5 = kvm_read_c0_guest_config5(cop0);
1492*4882a593Smuzhiyun 			change_c0_config5(MIPS_CONF5_FRE, cfg5);
1493*4882a593Smuzhiyun 		}
1494*4882a593Smuzhiyun 	}
1495*4882a593Smuzhiyun 
1496*4882a593Smuzhiyun 	/* Enable MSA for guest */
1497*4882a593Smuzhiyun 	set_c0_config5(MIPS_CONF5_MSAEN);
1498*4882a593Smuzhiyun 	enable_fpu_hazard();
1499*4882a593Smuzhiyun 
1500*4882a593Smuzhiyun 	switch (vcpu->arch.aux_inuse & (KVM_MIPS_AUX_FPU | KVM_MIPS_AUX_MSA)) {
1501*4882a593Smuzhiyun 	case KVM_MIPS_AUX_FPU:
1502*4882a593Smuzhiyun 		/*
1503*4882a593Smuzhiyun 		 * Guest FPU state already loaded, only restore upper MSA state
1504*4882a593Smuzhiyun 		 */
1505*4882a593Smuzhiyun 		__kvm_restore_msa_upper(&vcpu->arch);
1506*4882a593Smuzhiyun 		vcpu->arch.aux_inuse |= KVM_MIPS_AUX_MSA;
1507*4882a593Smuzhiyun 		trace_kvm_aux(vcpu, KVM_TRACE_AUX_RESTORE, KVM_TRACE_AUX_MSA);
1508*4882a593Smuzhiyun 		break;
1509*4882a593Smuzhiyun 	case 0:
1510*4882a593Smuzhiyun 		/* Neither FPU or MSA already active, restore full MSA state */
1511*4882a593Smuzhiyun 		__kvm_restore_msa(&vcpu->arch);
1512*4882a593Smuzhiyun 		vcpu->arch.aux_inuse |= KVM_MIPS_AUX_MSA;
1513*4882a593Smuzhiyun 		if (kvm_mips_guest_has_fpu(&vcpu->arch))
1514*4882a593Smuzhiyun 			vcpu->arch.aux_inuse |= KVM_MIPS_AUX_FPU;
1515*4882a593Smuzhiyun 		trace_kvm_aux(vcpu, KVM_TRACE_AUX_RESTORE,
1516*4882a593Smuzhiyun 			      KVM_TRACE_AUX_FPU_MSA);
1517*4882a593Smuzhiyun 		break;
1518*4882a593Smuzhiyun 	default:
1519*4882a593Smuzhiyun 		trace_kvm_aux(vcpu, KVM_TRACE_AUX_ENABLE, KVM_TRACE_AUX_MSA);
1520*4882a593Smuzhiyun 		break;
1521*4882a593Smuzhiyun 	}
1522*4882a593Smuzhiyun 
1523*4882a593Smuzhiyun 	preempt_enable();
1524*4882a593Smuzhiyun }
1525*4882a593Smuzhiyun #endif
1526*4882a593Smuzhiyun 
1527*4882a593Smuzhiyun /* Drop FPU & MSA without saving it */
kvm_drop_fpu(struct kvm_vcpu * vcpu)1528*4882a593Smuzhiyun void kvm_drop_fpu(struct kvm_vcpu *vcpu)
1529*4882a593Smuzhiyun {
1530*4882a593Smuzhiyun 	preempt_disable();
1531*4882a593Smuzhiyun 	if (cpu_has_msa && vcpu->arch.aux_inuse & KVM_MIPS_AUX_MSA) {
1532*4882a593Smuzhiyun 		disable_msa();
1533*4882a593Smuzhiyun 		trace_kvm_aux(vcpu, KVM_TRACE_AUX_DISCARD, KVM_TRACE_AUX_MSA);
1534*4882a593Smuzhiyun 		vcpu->arch.aux_inuse &= ~KVM_MIPS_AUX_MSA;
1535*4882a593Smuzhiyun 	}
1536*4882a593Smuzhiyun 	if (vcpu->arch.aux_inuse & KVM_MIPS_AUX_FPU) {
1537*4882a593Smuzhiyun 		clear_c0_status(ST0_CU1 | ST0_FR);
1538*4882a593Smuzhiyun 		trace_kvm_aux(vcpu, KVM_TRACE_AUX_DISCARD, KVM_TRACE_AUX_FPU);
1539*4882a593Smuzhiyun 		vcpu->arch.aux_inuse &= ~KVM_MIPS_AUX_FPU;
1540*4882a593Smuzhiyun 	}
1541*4882a593Smuzhiyun 	preempt_enable();
1542*4882a593Smuzhiyun }
1543*4882a593Smuzhiyun 
1544*4882a593Smuzhiyun /* Save and disable FPU & MSA */
kvm_lose_fpu(struct kvm_vcpu * vcpu)1545*4882a593Smuzhiyun void kvm_lose_fpu(struct kvm_vcpu *vcpu)
1546*4882a593Smuzhiyun {
1547*4882a593Smuzhiyun 	/*
1548*4882a593Smuzhiyun 	 * With T&E, FPU & MSA get disabled in root context (hardware) when it
1549*4882a593Smuzhiyun 	 * is disabled in guest context (software), but the register state in
1550*4882a593Smuzhiyun 	 * the hardware may still be in use.
1551*4882a593Smuzhiyun 	 * This is why we explicitly re-enable the hardware before saving.
1552*4882a593Smuzhiyun 	 */
1553*4882a593Smuzhiyun 
1554*4882a593Smuzhiyun 	preempt_disable();
1555*4882a593Smuzhiyun 	if (cpu_has_msa && vcpu->arch.aux_inuse & KVM_MIPS_AUX_MSA) {
1556*4882a593Smuzhiyun 		if (!IS_ENABLED(CONFIG_KVM_MIPS_VZ)) {
1557*4882a593Smuzhiyun 			set_c0_config5(MIPS_CONF5_MSAEN);
1558*4882a593Smuzhiyun 			enable_fpu_hazard();
1559*4882a593Smuzhiyun 		}
1560*4882a593Smuzhiyun 
1561*4882a593Smuzhiyun 		__kvm_save_msa(&vcpu->arch);
1562*4882a593Smuzhiyun 		trace_kvm_aux(vcpu, KVM_TRACE_AUX_SAVE, KVM_TRACE_AUX_FPU_MSA);
1563*4882a593Smuzhiyun 
1564*4882a593Smuzhiyun 		/* Disable MSA & FPU */
1565*4882a593Smuzhiyun 		disable_msa();
1566*4882a593Smuzhiyun 		if (vcpu->arch.aux_inuse & KVM_MIPS_AUX_FPU) {
1567*4882a593Smuzhiyun 			clear_c0_status(ST0_CU1 | ST0_FR);
1568*4882a593Smuzhiyun 			disable_fpu_hazard();
1569*4882a593Smuzhiyun 		}
1570*4882a593Smuzhiyun 		vcpu->arch.aux_inuse &= ~(KVM_MIPS_AUX_FPU | KVM_MIPS_AUX_MSA);
1571*4882a593Smuzhiyun 	} else if (vcpu->arch.aux_inuse & KVM_MIPS_AUX_FPU) {
1572*4882a593Smuzhiyun 		if (!IS_ENABLED(CONFIG_KVM_MIPS_VZ)) {
1573*4882a593Smuzhiyun 			set_c0_status(ST0_CU1);
1574*4882a593Smuzhiyun 			enable_fpu_hazard();
1575*4882a593Smuzhiyun 		}
1576*4882a593Smuzhiyun 
1577*4882a593Smuzhiyun 		__kvm_save_fpu(&vcpu->arch);
1578*4882a593Smuzhiyun 		vcpu->arch.aux_inuse &= ~KVM_MIPS_AUX_FPU;
1579*4882a593Smuzhiyun 		trace_kvm_aux(vcpu, KVM_TRACE_AUX_SAVE, KVM_TRACE_AUX_FPU);
1580*4882a593Smuzhiyun 
1581*4882a593Smuzhiyun 		/* Disable FPU */
1582*4882a593Smuzhiyun 		clear_c0_status(ST0_CU1 | ST0_FR);
1583*4882a593Smuzhiyun 		disable_fpu_hazard();
1584*4882a593Smuzhiyun 	}
1585*4882a593Smuzhiyun 	preempt_enable();
1586*4882a593Smuzhiyun }
1587*4882a593Smuzhiyun 
1588*4882a593Smuzhiyun /*
1589*4882a593Smuzhiyun  * Step over a specific ctc1 to FCSR and a specific ctcmsa to MSACSR which are
1590*4882a593Smuzhiyun  * used to restore guest FCSR/MSACSR state and may trigger a "harmless" FP/MSAFP
1591*4882a593Smuzhiyun  * exception if cause bits are set in the value being written.
1592*4882a593Smuzhiyun  */
kvm_mips_csr_die_notify(struct notifier_block * self,unsigned long cmd,void * ptr)1593*4882a593Smuzhiyun static int kvm_mips_csr_die_notify(struct notifier_block *self,
1594*4882a593Smuzhiyun 				   unsigned long cmd, void *ptr)
1595*4882a593Smuzhiyun {
1596*4882a593Smuzhiyun 	struct die_args *args = (struct die_args *)ptr;
1597*4882a593Smuzhiyun 	struct pt_regs *regs = args->regs;
1598*4882a593Smuzhiyun 	unsigned long pc;
1599*4882a593Smuzhiyun 
1600*4882a593Smuzhiyun 	/* Only interested in FPE and MSAFPE */
1601*4882a593Smuzhiyun 	if (cmd != DIE_FP && cmd != DIE_MSAFP)
1602*4882a593Smuzhiyun 		return NOTIFY_DONE;
1603*4882a593Smuzhiyun 
1604*4882a593Smuzhiyun 	/* Return immediately if guest context isn't active */
1605*4882a593Smuzhiyun 	if (!(current->flags & PF_VCPU))
1606*4882a593Smuzhiyun 		return NOTIFY_DONE;
1607*4882a593Smuzhiyun 
1608*4882a593Smuzhiyun 	/* Should never get here from user mode */
1609*4882a593Smuzhiyun 	BUG_ON(user_mode(regs));
1610*4882a593Smuzhiyun 
1611*4882a593Smuzhiyun 	pc = instruction_pointer(regs);
1612*4882a593Smuzhiyun 	switch (cmd) {
1613*4882a593Smuzhiyun 	case DIE_FP:
1614*4882a593Smuzhiyun 		/* match 2nd instruction in __kvm_restore_fcsr */
1615*4882a593Smuzhiyun 		if (pc != (unsigned long)&__kvm_restore_fcsr + 4)
1616*4882a593Smuzhiyun 			return NOTIFY_DONE;
1617*4882a593Smuzhiyun 		break;
1618*4882a593Smuzhiyun 	case DIE_MSAFP:
1619*4882a593Smuzhiyun 		/* match 2nd/3rd instruction in __kvm_restore_msacsr */
1620*4882a593Smuzhiyun 		if (!cpu_has_msa ||
1621*4882a593Smuzhiyun 		    pc < (unsigned long)&__kvm_restore_msacsr + 4 ||
1622*4882a593Smuzhiyun 		    pc > (unsigned long)&__kvm_restore_msacsr + 8)
1623*4882a593Smuzhiyun 			return NOTIFY_DONE;
1624*4882a593Smuzhiyun 		break;
1625*4882a593Smuzhiyun 	}
1626*4882a593Smuzhiyun 
1627*4882a593Smuzhiyun 	/* Move PC forward a little and continue executing */
1628*4882a593Smuzhiyun 	instruction_pointer(regs) += 4;
1629*4882a593Smuzhiyun 
1630*4882a593Smuzhiyun 	return NOTIFY_STOP;
1631*4882a593Smuzhiyun }
1632*4882a593Smuzhiyun 
1633*4882a593Smuzhiyun static struct notifier_block kvm_mips_csr_die_notifier = {
1634*4882a593Smuzhiyun 	.notifier_call = kvm_mips_csr_die_notify,
1635*4882a593Smuzhiyun };
1636*4882a593Smuzhiyun 
1637*4882a593Smuzhiyun static u32 kvm_default_priority_to_irq[MIPS_EXC_MAX] = {
1638*4882a593Smuzhiyun 	[MIPS_EXC_INT_TIMER] = C_IRQ5,
1639*4882a593Smuzhiyun 	[MIPS_EXC_INT_IO_1]  = C_IRQ0,
1640*4882a593Smuzhiyun 	[MIPS_EXC_INT_IPI_1] = C_IRQ1,
1641*4882a593Smuzhiyun 	[MIPS_EXC_INT_IPI_2] = C_IRQ2,
1642*4882a593Smuzhiyun };
1643*4882a593Smuzhiyun 
1644*4882a593Smuzhiyun static u32 kvm_loongson3_priority_to_irq[MIPS_EXC_MAX] = {
1645*4882a593Smuzhiyun 	[MIPS_EXC_INT_TIMER] = C_IRQ5,
1646*4882a593Smuzhiyun 	[MIPS_EXC_INT_IO_1]  = C_IRQ0,
1647*4882a593Smuzhiyun 	[MIPS_EXC_INT_IO_2]  = C_IRQ1,
1648*4882a593Smuzhiyun 	[MIPS_EXC_INT_IPI_1] = C_IRQ4,
1649*4882a593Smuzhiyun };
1650*4882a593Smuzhiyun 
1651*4882a593Smuzhiyun u32 *kvm_priority_to_irq = kvm_default_priority_to_irq;
1652*4882a593Smuzhiyun 
kvm_irq_to_priority(u32 irq)1653*4882a593Smuzhiyun u32 kvm_irq_to_priority(u32 irq)
1654*4882a593Smuzhiyun {
1655*4882a593Smuzhiyun 	int i;
1656*4882a593Smuzhiyun 
1657*4882a593Smuzhiyun 	for (i = MIPS_EXC_INT_TIMER; i < MIPS_EXC_MAX; i++) {
1658*4882a593Smuzhiyun 		if (kvm_priority_to_irq[i] == (1 << (irq + 8)))
1659*4882a593Smuzhiyun 			return i;
1660*4882a593Smuzhiyun 	}
1661*4882a593Smuzhiyun 
1662*4882a593Smuzhiyun 	return MIPS_EXC_MAX;
1663*4882a593Smuzhiyun }
1664*4882a593Smuzhiyun 
kvm_mips_init(void)1665*4882a593Smuzhiyun static int __init kvm_mips_init(void)
1666*4882a593Smuzhiyun {
1667*4882a593Smuzhiyun 	int ret;
1668*4882a593Smuzhiyun 
1669*4882a593Smuzhiyun 	if (cpu_has_mmid) {
1670*4882a593Smuzhiyun 		pr_warn("KVM does not yet support MMIDs. KVM Disabled\n");
1671*4882a593Smuzhiyun 		return -EOPNOTSUPP;
1672*4882a593Smuzhiyun 	}
1673*4882a593Smuzhiyun 
1674*4882a593Smuzhiyun 	ret = kvm_mips_entry_setup();
1675*4882a593Smuzhiyun 	if (ret)
1676*4882a593Smuzhiyun 		return ret;
1677*4882a593Smuzhiyun 
1678*4882a593Smuzhiyun 	ret = kvm_init(NULL, sizeof(struct kvm_vcpu), 0, THIS_MODULE);
1679*4882a593Smuzhiyun 
1680*4882a593Smuzhiyun 	if (ret)
1681*4882a593Smuzhiyun 		return ret;
1682*4882a593Smuzhiyun 
1683*4882a593Smuzhiyun 	if (boot_cpu_type() == CPU_LOONGSON64)
1684*4882a593Smuzhiyun 		kvm_priority_to_irq = kvm_loongson3_priority_to_irq;
1685*4882a593Smuzhiyun 
1686*4882a593Smuzhiyun 	register_die_notifier(&kvm_mips_csr_die_notifier);
1687*4882a593Smuzhiyun 
1688*4882a593Smuzhiyun 	return 0;
1689*4882a593Smuzhiyun }
1690*4882a593Smuzhiyun 
kvm_mips_exit(void)1691*4882a593Smuzhiyun static void __exit kvm_mips_exit(void)
1692*4882a593Smuzhiyun {
1693*4882a593Smuzhiyun 	kvm_exit();
1694*4882a593Smuzhiyun 
1695*4882a593Smuzhiyun 	unregister_die_notifier(&kvm_mips_csr_die_notifier);
1696*4882a593Smuzhiyun }
1697*4882a593Smuzhiyun 
1698*4882a593Smuzhiyun module_init(kvm_mips_init);
1699*4882a593Smuzhiyun module_exit(kvm_mips_exit);
1700*4882a593Smuzhiyun 
1701*4882a593Smuzhiyun EXPORT_TRACEPOINT_SYMBOL(kvm_exit);
1702