xref: /OK3568_Linux_fs/kernel/arch/mips/kernel/proc.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  *  Copyright (C) 1995, 1996, 2001  Ralf Baechle
4*4882a593Smuzhiyun  *  Copyright (C) 2001, 2004  MIPS Technologies, Inc.
5*4882a593Smuzhiyun  *  Copyright (C) 2004	Maciej W. Rozycki
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun #include <linux/delay.h>
8*4882a593Smuzhiyun #include <linux/kernel.h>
9*4882a593Smuzhiyun #include <linux/sched.h>
10*4882a593Smuzhiyun #include <linux/seq_file.h>
11*4882a593Smuzhiyun #include <asm/bootinfo.h>
12*4882a593Smuzhiyun #include <asm/cpu.h>
13*4882a593Smuzhiyun #include <asm/cpu-features.h>
14*4882a593Smuzhiyun #include <asm/idle.h>
15*4882a593Smuzhiyun #include <asm/mipsregs.h>
16*4882a593Smuzhiyun #include <asm/processor.h>
17*4882a593Smuzhiyun #include <asm/prom.h>
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun unsigned int vced_count, vcei_count;
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun /*
22*4882a593Smuzhiyun  *  * No lock; only written during early bootup by CPU 0.
23*4882a593Smuzhiyun  *   */
24*4882a593Smuzhiyun static RAW_NOTIFIER_HEAD(proc_cpuinfo_chain);
25*4882a593Smuzhiyun 
register_proc_cpuinfo_notifier(struct notifier_block * nb)26*4882a593Smuzhiyun int __ref register_proc_cpuinfo_notifier(struct notifier_block *nb)
27*4882a593Smuzhiyun {
28*4882a593Smuzhiyun 	return raw_notifier_chain_register(&proc_cpuinfo_chain, nb);
29*4882a593Smuzhiyun }
30*4882a593Smuzhiyun 
proc_cpuinfo_notifier_call_chain(unsigned long val,void * v)31*4882a593Smuzhiyun int proc_cpuinfo_notifier_call_chain(unsigned long val, void *v)
32*4882a593Smuzhiyun {
33*4882a593Smuzhiyun 	return raw_notifier_call_chain(&proc_cpuinfo_chain, val, v);
34*4882a593Smuzhiyun }
35*4882a593Smuzhiyun 
show_cpuinfo(struct seq_file * m,void * v)36*4882a593Smuzhiyun static int show_cpuinfo(struct seq_file *m, void *v)
37*4882a593Smuzhiyun {
38*4882a593Smuzhiyun 	struct proc_cpuinfo_notifier_args proc_cpuinfo_notifier_args;
39*4882a593Smuzhiyun 	unsigned long n = (unsigned long) v - 1;
40*4882a593Smuzhiyun 	unsigned int version = cpu_data[n].processor_id;
41*4882a593Smuzhiyun 	unsigned int fp_vers = cpu_data[n].fpu_id;
42*4882a593Smuzhiyun 	char fmt [64];
43*4882a593Smuzhiyun 	int i;
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun #ifdef CONFIG_SMP
46*4882a593Smuzhiyun 	if (!cpu_online(n))
47*4882a593Smuzhiyun 		return 0;
48*4882a593Smuzhiyun #endif
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun 	/*
51*4882a593Smuzhiyun 	 * For the first processor also print the system type
52*4882a593Smuzhiyun 	 */
53*4882a593Smuzhiyun 	if (n == 0) {
54*4882a593Smuzhiyun 		seq_printf(m, "system type\t\t: %s\n", get_system_type());
55*4882a593Smuzhiyun 		if (mips_get_machine_name())
56*4882a593Smuzhiyun 			seq_printf(m, "machine\t\t\t: %s\n",
57*4882a593Smuzhiyun 				   mips_get_machine_name());
58*4882a593Smuzhiyun 	}
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun 	seq_printf(m, "processor\t\t: %ld\n", n);
61*4882a593Smuzhiyun 	sprintf(fmt, "cpu model\t\t: %%s V%%d.%%d%s\n",
62*4882a593Smuzhiyun 		      cpu_data[n].options & MIPS_CPU_FPU ? "  FPU V%d.%d" : "");
63*4882a593Smuzhiyun 	seq_printf(m, fmt, __cpu_name[n],
64*4882a593Smuzhiyun 		      (version >> 4) & 0x0f, version & 0x0f,
65*4882a593Smuzhiyun 		      (fp_vers >> 4) & 0x0f, fp_vers & 0x0f);
66*4882a593Smuzhiyun 	seq_printf(m, "BogoMIPS\t\t: %u.%02u\n",
67*4882a593Smuzhiyun 		      cpu_data[n].udelay_val / (500000/HZ),
68*4882a593Smuzhiyun 		      (cpu_data[n].udelay_val / (5000/HZ)) % 100);
69*4882a593Smuzhiyun 	seq_printf(m, "wait instruction\t: %s\n", cpu_wait ? "yes" : "no");
70*4882a593Smuzhiyun 	seq_printf(m, "microsecond timers\t: %s\n",
71*4882a593Smuzhiyun 		      cpu_has_counter ? "yes" : "no");
72*4882a593Smuzhiyun 	seq_printf(m, "tlb_entries\t\t: %d\n", cpu_data[n].tlbsize);
73*4882a593Smuzhiyun 	seq_printf(m, "extra interrupt vector\t: %s\n",
74*4882a593Smuzhiyun 		      cpu_has_divec ? "yes" : "no");
75*4882a593Smuzhiyun 	seq_printf(m, "hardware watchpoint\t: %s",
76*4882a593Smuzhiyun 		      cpu_has_watch ? "yes, " : "no\n");
77*4882a593Smuzhiyun 	if (cpu_has_watch) {
78*4882a593Smuzhiyun 		seq_printf(m, "count: %d, address/irw mask: [",
79*4882a593Smuzhiyun 		      cpu_data[n].watch_reg_count);
80*4882a593Smuzhiyun 		for (i = 0; i < cpu_data[n].watch_reg_count; i++)
81*4882a593Smuzhiyun 			seq_printf(m, "%s0x%04x", i ? ", " : "" ,
82*4882a593Smuzhiyun 				cpu_data[n].watch_reg_masks[i]);
83*4882a593Smuzhiyun 		seq_printf(m, "]\n");
84*4882a593Smuzhiyun 	}
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun 	seq_printf(m, "isa\t\t\t:");
87*4882a593Smuzhiyun 	if (cpu_has_mips_1)
88*4882a593Smuzhiyun 		seq_printf(m, " mips1");
89*4882a593Smuzhiyun 	if (cpu_has_mips_2)
90*4882a593Smuzhiyun 		seq_printf(m, "%s", " mips2");
91*4882a593Smuzhiyun 	if (cpu_has_mips_3)
92*4882a593Smuzhiyun 		seq_printf(m, "%s", " mips3");
93*4882a593Smuzhiyun 	if (cpu_has_mips_4)
94*4882a593Smuzhiyun 		seq_printf(m, "%s", " mips4");
95*4882a593Smuzhiyun 	if (cpu_has_mips_5)
96*4882a593Smuzhiyun 		seq_printf(m, "%s", " mips5");
97*4882a593Smuzhiyun 	if (cpu_has_mips32r1)
98*4882a593Smuzhiyun 		seq_printf(m, "%s", " mips32r1");
99*4882a593Smuzhiyun 	if (cpu_has_mips32r2)
100*4882a593Smuzhiyun 		seq_printf(m, "%s", " mips32r2");
101*4882a593Smuzhiyun 	if (cpu_has_mips32r5)
102*4882a593Smuzhiyun 		seq_printf(m, "%s", " mips32r5");
103*4882a593Smuzhiyun 	if (cpu_has_mips32r6)
104*4882a593Smuzhiyun 		seq_printf(m, "%s", " mips32r6");
105*4882a593Smuzhiyun 	if (cpu_has_mips64r1)
106*4882a593Smuzhiyun 		seq_printf(m, "%s", " mips64r1");
107*4882a593Smuzhiyun 	if (cpu_has_mips64r2)
108*4882a593Smuzhiyun 		seq_printf(m, "%s", " mips64r2");
109*4882a593Smuzhiyun 	if (cpu_has_mips64r5)
110*4882a593Smuzhiyun 		seq_printf(m, "%s", " mips64r5");
111*4882a593Smuzhiyun 	if (cpu_has_mips64r6)
112*4882a593Smuzhiyun 		seq_printf(m, "%s", " mips64r6");
113*4882a593Smuzhiyun 	seq_printf(m, "\n");
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun 	seq_printf(m, "ASEs implemented\t:");
116*4882a593Smuzhiyun 	if (cpu_has_mips16)	seq_printf(m, "%s", " mips16");
117*4882a593Smuzhiyun 	if (cpu_has_mips16e2)	seq_printf(m, "%s", " mips16e2");
118*4882a593Smuzhiyun 	if (cpu_has_mdmx)	seq_printf(m, "%s", " mdmx");
119*4882a593Smuzhiyun 	if (cpu_has_mips3d)	seq_printf(m, "%s", " mips3d");
120*4882a593Smuzhiyun 	if (cpu_has_smartmips)	seq_printf(m, "%s", " smartmips");
121*4882a593Smuzhiyun 	if (cpu_has_dsp)	seq_printf(m, "%s", " dsp");
122*4882a593Smuzhiyun 	if (cpu_has_dsp2)	seq_printf(m, "%s", " dsp2");
123*4882a593Smuzhiyun 	if (cpu_has_dsp3)	seq_printf(m, "%s", " dsp3");
124*4882a593Smuzhiyun 	if (cpu_has_mipsmt)	seq_printf(m, "%s", " mt");
125*4882a593Smuzhiyun 	if (cpu_has_mmips)	seq_printf(m, "%s", " micromips");
126*4882a593Smuzhiyun 	if (cpu_has_vz)		seq_printf(m, "%s", " vz");
127*4882a593Smuzhiyun 	if (cpu_has_msa)	seq_printf(m, "%s", " msa");
128*4882a593Smuzhiyun 	if (cpu_has_eva)	seq_printf(m, "%s", " eva");
129*4882a593Smuzhiyun 	if (cpu_has_htw)	seq_printf(m, "%s", " htw");
130*4882a593Smuzhiyun 	if (cpu_has_xpa)	seq_printf(m, "%s", " xpa");
131*4882a593Smuzhiyun 	if (cpu_has_loongson_mmi)	seq_printf(m, "%s", " loongson-mmi");
132*4882a593Smuzhiyun 	if (cpu_has_loongson_cam)	seq_printf(m, "%s", " loongson-cam");
133*4882a593Smuzhiyun 	if (cpu_has_loongson_ext)	seq_printf(m, "%s", " loongson-ext");
134*4882a593Smuzhiyun 	if (cpu_has_loongson_ext2)	seq_printf(m, "%s", " loongson-ext2");
135*4882a593Smuzhiyun 	seq_printf(m, "\n");
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun 	if (cpu_has_mmips) {
138*4882a593Smuzhiyun 		seq_printf(m, "micromips kernel\t: %s\n",
139*4882a593Smuzhiyun 		      (read_c0_config3() & MIPS_CONF3_ISA_OE) ?  "yes" : "no");
140*4882a593Smuzhiyun 	}
141*4882a593Smuzhiyun 	seq_printf(m, "shadow register sets\t: %d\n",
142*4882a593Smuzhiyun 		      cpu_data[n].srsets);
143*4882a593Smuzhiyun 	seq_printf(m, "kscratch registers\t: %d\n",
144*4882a593Smuzhiyun 		      hweight8(cpu_data[n].kscratch_mask));
145*4882a593Smuzhiyun 	seq_printf(m, "package\t\t\t: %d\n", cpu_data[n].package);
146*4882a593Smuzhiyun 	seq_printf(m, "core\t\t\t: %d\n", cpu_core(&cpu_data[n]));
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun #if defined(CONFIG_MIPS_MT_SMP) || defined(CONFIG_CPU_MIPSR6)
149*4882a593Smuzhiyun 	if (cpu_has_mipsmt)
150*4882a593Smuzhiyun 		seq_printf(m, "VPE\t\t\t: %d\n", cpu_vpe_id(&cpu_data[n]));
151*4882a593Smuzhiyun 	else if (cpu_has_vp)
152*4882a593Smuzhiyun 		seq_printf(m, "VP\t\t\t: %d\n", cpu_vpe_id(&cpu_data[n]));
153*4882a593Smuzhiyun #endif
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun 	sprintf(fmt, "VCE%%c exceptions\t\t: %s\n",
156*4882a593Smuzhiyun 		      cpu_has_vce ? "%u" : "not available");
157*4882a593Smuzhiyun 	seq_printf(m, fmt, 'D', vced_count);
158*4882a593Smuzhiyun 	seq_printf(m, fmt, 'I', vcei_count);
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun 	proc_cpuinfo_notifier_args.m = m;
161*4882a593Smuzhiyun 	proc_cpuinfo_notifier_args.n = n;
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun 	raw_notifier_call_chain(&proc_cpuinfo_chain, 0,
164*4882a593Smuzhiyun 				&proc_cpuinfo_notifier_args);
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun 	seq_printf(m, "\n");
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun 	return 0;
169*4882a593Smuzhiyun }
170*4882a593Smuzhiyun 
c_start(struct seq_file * m,loff_t * pos)171*4882a593Smuzhiyun static void *c_start(struct seq_file *m, loff_t *pos)
172*4882a593Smuzhiyun {
173*4882a593Smuzhiyun 	unsigned long i = *pos;
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun 	return i < nr_cpu_ids ? (void *) (i + 1) : NULL;
176*4882a593Smuzhiyun }
177*4882a593Smuzhiyun 
c_next(struct seq_file * m,void * v,loff_t * pos)178*4882a593Smuzhiyun static void *c_next(struct seq_file *m, void *v, loff_t *pos)
179*4882a593Smuzhiyun {
180*4882a593Smuzhiyun 	++*pos;
181*4882a593Smuzhiyun 	return c_start(m, pos);
182*4882a593Smuzhiyun }
183*4882a593Smuzhiyun 
c_stop(struct seq_file * m,void * v)184*4882a593Smuzhiyun static void c_stop(struct seq_file *m, void *v)
185*4882a593Smuzhiyun {
186*4882a593Smuzhiyun }
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun const struct seq_operations cpuinfo_op = {
189*4882a593Smuzhiyun 	.start	= c_start,
190*4882a593Smuzhiyun 	.next	= c_next,
191*4882a593Smuzhiyun 	.stop	= c_stop,
192*4882a593Smuzhiyun 	.show	= show_cpuinfo,
193*4882a593Smuzhiyun };
194